# TOSHIBA TX04 Peripheral Driver User Guide (TMPM46B)

Ver 1.000 Sep, 2017

**TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION** 

CMDR-M46BUG-00xE

# **RESTRICTIONS ON PRODUCT USE** DO NOT USE THIS SOFTWARE WITHOUT THE SOFTWARE LISENCE AGREEMENT.

© 2017 Toshiba Electronic Devices & Storage Corporation

# Index

| 1.       |       | ntroduction                                    |    |
|----------|-------|------------------------------------------------|----|
| 2        |       | Organization of TOSHIBA TX04 Peripheral Driver |    |
| 3        | . A   | NDC                                            | 2  |
|          | 3.1   | Overview                                       | 2  |
|          | 3.2   | API Functions                                  | 2  |
|          |       | 3.2.1 Function List                            |    |
|          |       | 3.2.2 Detailed Description                     |    |
|          |       | 3.2.3 Function Documentation                   |    |
| 1        | . А   | NES                                            |    |
| <b>—</b> | 4.1   |                                                |    |
|          |       |                                                | _  |
|          | 4.2   | API Functions                                  |    |
|          |       | 4.2.2 Detailed Description                     |    |
|          |       | 4.2.3 Function Documentation                   |    |
|          |       | 4.2.4 Data Structure Description               |    |
| 5.       | . С   | CG                                             | 29 |
|          | 5.1   | Overview                                       | 29 |
|          | 5.2   | API Functions                                  | 29 |
|          |       | 5.2.1 Function List                            |    |
|          |       | 5.2.2 Detailed Description                     |    |
|          |       | 5.2.3 Function Documentation                   |    |
| 6        | . Е   | SG                                             |    |
| U.       |       |                                                |    |
|          | 6.1   | Overview                                       |    |
|          | 6.2   |                                                |    |
|          |       | 6.2.1 Function List                            |    |
|          |       | 6.2.3 Function Documentation                   |    |
|          |       | 6.2.4 Data Structure Description               |    |
| 7        | . Е   | XB                                             | 54 |
|          | 7.1   | Overview                                       | 54 |
|          | 7.2   | API Functions                                  | 54 |
|          |       | 7.2.1 Function List                            |    |
|          |       | 7.2.2 Detailed Description                     |    |
|          |       | 7.2.3 Function Documentation                   |    |
| Ω        | . F   | C                                              |    |
| U,       | 8.1   | Overview                                       |    |
|          |       |                                                |    |
|          | 0.2   | API Functions                                  |    |
|          |       | 8.2.2 Detailed Description                     |    |
|          |       | 8.2.3 Function Documentation                   | 60 |
| _        | _     | 8.2.4 Data Structure Description               |    |
| 9        | . F   | UART                                           | 71 |
|          | 9.1   | Overview                                       | 71 |
|          | 9.2   | API Functions                                  | 71 |
|          |       | 9.2.1 Function List                            |    |
|          |       | 9.2.2 Detailed Description                     |    |
|          |       | 9.2.3 Function Documentation                   |    |
| 1        | ი     | SPIO                                           |    |
| • '      |       | 1 Overview                                     |    |
|          | IU. I | I OVEIVIEW                                     | გი |

| 10.2 API Functions                | 86  |
|-----------------------------------|-----|
| 10.2.1 Function List              |     |
| 10.2.2 Detailed Description       |     |
| 10.2.3 Function Documentation     | 86  |
| 11. I2C                           |     |
| 11.1 Overview                     |     |
| 11.2 API Functions                |     |
| 11.2.1 Function List              |     |
| 11.2.2 Detailed Description       | 100 |
| 11.2.3 Function Documentation     |     |
| 11.2.4 Data Structure Description |     |
| 12. IGBT                          |     |
| 12.1 Overview                     |     |
| 12.2 API Functions                |     |
| 12.2.1 Function List              |     |
| 12.2.3 Function Documentation     | 112 |
| 12.2.4 Data Structure Description |     |
| 13. LVD                           |     |
| 13.1 Overview                     |     |
| 13.2 API Functions                |     |
| 13.2.1 Function List              |     |
| 13.2.2 Detailed Description       |     |
| 13.2.4 Data Structure Description |     |
| 14. MLA                           | 125 |
| 14.1 Overview                     | 125 |
| 14.2 API Functions                | 125 |
| 14.2.1 Function List              |     |
| 14.2.2 Detailed Description       |     |
| 14.2.3 Function Documentation     | 125 |
| 15. RTC                           |     |
| 15.1 Overview                     |     |
| 15.2 API Functions                |     |
| 15.2.1 Function List              |     |
| 15.2.2 Detailed Description       | 133 |
| 15.2.3 Function Documentation     |     |
| 15.2.4 Data Structure Description |     |
|                                   |     |
| 16.1 Overview                     |     |
| 16.2 API Functions                |     |
| 16.2.2 Detailed Description       |     |
| 16.2.3 Function Documentation     | 154 |
| 16.2.4 Data Structure Description |     |
| 17. SSP                           |     |
| 17.1 Overview                     |     |
| 17.2 API Functions                |     |
| 17.2.1 Function List              |     |
| 17.2.3 Function Documentation     |     |
| 17.2.4 Data Structure Description | 170 |
| 18. TMRB                          | 172 |
| 18.1 Overview                     | 172 |

| 18.2 API Functions                | 172 |
|-----------------------------------|-----|
| 18.2.1 Function List              | 172 |
| 18.2.2 Detailed Description       | 173 |
| 18.2.3 Function Documentation     | 173 |
| 18.2.4 Data Structure Description | 182 |
| 19. SIO/UART                      | 185 |
| 19.1 Overview                     | 185 |
| 19.2 API Functions                | 185 |
| 19.2.1 Function List              |     |
| 19.2.2 Detailed Description       |     |
| 19.2.3 Function Documentation     |     |
| 19.2.4 Data Structure Description | 200 |
| 20. uDMAC                         | 203 |
| 20.1 Overview                     | 203 |
| 20.2 API Functions                | 203 |
| 20.2.1 Function List              | 203 |
| 20.2.2 Detailed Description       |     |
| 20.2.3 Function Documentation     | 204 |
| 20.2.4 Data Structure Description | 219 |
| 21. WDT                           | 228 |
| 21.1 Overview                     | 228 |
| 21.2 API Functions                | 228 |
| 21.2.1 Function List              |     |
| 21.2.2 Detailed Description       |     |
| 21.2.3 Function Documentation     |     |
| 21.2.4 Data Structure Description | 231 |
|                                   |     |

# 1. Introduction

TOSHIBA TX04 Peripheral Driver is a set of drivers for all peripherals found on the TOSHIBA TX04 series microcontrollers. TMPM46B Peripheral Driver is an important part of TOSHIBA TX04 Peripheral Driver, which is designed for TMPM46B series MCUs.

TOSHIBA TX04 Peripheral Driver contains a collection of macros, data types, and structures for each peripheral.

The design goals of TOSHIBA TMPM46B Peripheral Driver:

- Completely written in C except the start-up routine and where not possible
- Cover all the peripherals on MCU

# 2. Organization of TOSHIBA TX04 Peripheral Driver

### /Libraries

This folder contains all CMSIS files and TMPM46B Peripheral Drivers.

### /Libraries/TX04 CMSIS

This folder contains the device peripheral access layer of TMPM46B CMSIS files.

# /Libraries/TX04\_Periph\_Driver

This folder contains all the source code of the drivers, the core of TOSHIBA TMPM46B Peripheral Driver.

# /Libraries/TX04 Periph Driver/inc

This folder contains all the header files of TMPM46B Peripheral Drivers for each peripheral.

### /Libraries/TX04\_Periph\_Driver/src

This folder contains all the source files of TMPM46B Peripheral Drivers for each peripheral.

# /Project

This folder contains template project and examples for using TMPM46B Peripheral Driver.

### /Project/Template

This folder contains template project of TOSHIBA TMPM46B Peripheral Driver.

# /Project/Examples

This folder contains a set of examples for using TMPM46B Peripheral Driver

# /Project/Examples/Utilities/TMPM46B-EVAL

This folder contains the configuration and driver files for hardware resources (e.g. led, key) on TMPM46B boards.

# 3. ADC

# 3.1 Overview

TMPM46B contain one unit of 12-bit sequential-conversion analog/digital converters (ADC) with normal 8 analog input (AIN0 to AIN7) channels.

The 12-bit AD converter has the following features:

- 1. Start normal AD conversion and top-priority AD conversion by software activation, internal triggers or an external trigger (ADTRG).
- 2. Operation 4 different modes of Normal AD conversion:

Fixed-channel single conversion mode

Channel scan single conversion mode

Fixed-channel repeat conversion mode

Channel scan repeat conversion mode

3. Operation modes of top-priority AD conversion:

Fixed-channel single conversion mode

- 4. Normal / Top-priority AD conversion completion interrupt
- 5. Normal / Top-priority AD conversion completion/busy flag
- 6. AD monitor function

When the AD monitor function is enabled, an interrupt is generated if any comparison result is matched.

- 7. AD conversion clock is controllable from fc to fc/16.
- 8. Current reduction function of VREF reference is supported.

The ADC API provides a set of functions for using the TMPM46B ADC modules. It includes ADC channel set, mode set, monitor function set, interrupt set, ADC status read, ADC result value read and so on.

All driver APIs are contained in /Libraries/TX04\_Periph\_Driver/src/tmpm46b\_adc.c, with /Libraries/TX04\_Periph\_Driver/inc/tmpm46b\_adc.h containing the macros, data types, structures and API definitions for use by applications.

### Note:

To use the Port J as an analog input of the AD converter, disable input on PJIE and disable pull-up on PJPUP

# 3.2 API Functions

# 3.2.1 Function List

- void ADC\_SWReset(TSB\_AD\_TypeDef \* ADx)
- void ADC\_SetClk(TSB\_AD\_TypeDef \* ADx,

uint32\_t Sample\_HoldTime,

uint32\_t *Prescaler\_Output*)

- void ADC\_Start(TSB\_AD\_TypeDef \* ADx)
- void ADC\_SetScanMode(TSB\_AD\_TypeDef \* ADx,

FunctionalState NewState)

void ADC\_SetRepeatMode(TSB\_AD\_TypeDef \* ADx,

FunctionalState NewState)

- ♦ void ADC SetINTMode(TSB AD TypeDef \* ADx, uint32 t INTMode)
- void ADC\_SetInputChannel(TSB\_AD\_TypeDef \* ADx, ADC\_AINx InputChannel)

void ADC\_SetScanChannel(TSB\_AD\_TypeDef \* ADx,

ADC\_AINx StartChannel,

uint32\_t Range)

- void ADC\_SetVrefCut(TSB\_AD\_TypeDef \* ADx, uint32\_t VrefCtrl)
- ◆ void ADC\_SetIdleMode(TSB\_AD\_TypeDef \* *ADx*, FunctionalState *NewState*)
- void ADC\_SetVref(TSB\_AD\_TypeDef \* ADx, FunctionalState NewState)
- void ADC\_SetInputChannelTop(TSB\_AD\_TypeDef \* ADx,

ADC\_AINx TopInputChannel)

- void ADC\_StartTopConvert(TSB\_AD\_TypeDef \* ADx)
- void ADC\_SetMonitor(TSB\_AD\_TypeDef \* ADx,

ADC\_CMPCRx ADCMPx,

FunctionalState *NewState*)

void ADC\_ConfigMonitor(TSB\_AD\_TypeDef \* ADx,

ADC CMPCRx ADCMPx,

ADC\_MonitorTypeDef \* *Monitor*)

void ADC\_SetHWTrg(TSB\_AD\_TypeDef \* ADx,

uint32\_t HWSrc,

FunctionalState *NewState*)

void ADC\_SetHWTrgTop(TSB\_AD\_TypeDef \* ADx,

uint32\_t HWSrc,

FunctionalState NewState)

- ◆ ADC\_State ADC\_GetConvertState(TSB\_AD\_TypeDef \* *ADx*)
- ADC\_Result ADC\_GetConvertResult(TSB\_AD\_TypeDef \* ADx,

ADC REGx ADREGX)

- void ADC\_EnableTrigger(void)
- void ADC\_DisableTrigger(void)
- ◆ ADC\_SetTriggerStartup(ADC\_TRGx TriggerStartup)
- ◆ ADC\_SetTriggerStartupTop(ADC\_TRGx TopTriggerStartup)

# 3.2.2 Detailed Description

Functions listed above can be divided into five parts:

- 1) ADC setting by ADC\_SetClk(), ADC\_SetScanMode(), ADC\_SetRepeatMode(),
  - ADC\_SetINTMode(), ADC\_SetInputChannel(), ADC\_SetScanChannel(),
  - ADC\_SetVref(), ADC\_SetInputChannelTop(), ADC\_SetMonitor(),
  - ADC\_ConfigMonitor(), ADC\_SetHWTrg(), ADC\_SetHWTrgTop().
- 2) ADC function start by ADC\_Start(), ADC\_StartTopConvert().
- 3) ADC state or data read functions by ADC\_GetConvertState(),
  - ADC\_GetConvertResult().
- 4) ADC\_SWReset(), ADC\_SetVrefCut() and ADC\_SetIdleMode() handle other specified functions.
- 5) ADC\_EnableTrigger(), ADC\_DisableTrigger(), ADC\_SetTriggerStartup(), ADC\_SetTriggerStartupTop().

# 3.2.3 Function Documentation

# 3.2.3.1 ADC SWReset

Software reset ADC.

# **Prototype:**

hiov

ADC\_SWReset(TSB\_AD\_TypeDef \* ADx)

# **Parameters:**

ADx: Select ADC unit.

This parameter can be the following value:

> TSB AD

# **Description:**

This function will software reset ADC.

### \*Note:

A software reset initializes all the registers except for ADCLK<ADCLK>. Initialization takes 3µs in case of the software reset.

### Return:

None

# 3.2.3.2 ADC\_SetClk

Set ADC sample hold time and prescaler output.

# Prototype:

void

```
ADC_SetClk(TSB_AD_TypeDef * ADx,
uint32_t Sample_HoldTime,
uint32_t Prescaler_Output)
```

### Parameters:

ADx: Select ADC unit.

This parameter can be the following value:

> TSB AD

### **Sample\_HoldTime**: Select ADC sample hold time.

This parameter can be one of the following values:

- > ADC\_CONVERSION\_CLK\_10: 10 x < ADCLK >
- > ADC\_CONVERSION\_CLK\_20: 20 x < ADCLK >
- > ADC\_CONVERSION\_CLK\_30: 30 x < ADCLK >
- > ADC\_CONVERSION\_CLK\_40: 40 x <ADCLK>
- ADC\_CONVERSION\_CLK\_80: 80 x <ADCLK>
- > ADC\_CONVERSION\_CLK\_160: 160 x < ADCLK >
- > ADC CONVERSION CLK 320: 320 x < ADCLK >

# Prescaler\_Output. Select ADC prescaler output(ADCLK).

This parameter can be one of the following values:

- > ADC FC DIVIDE LEVEL 1: fc
- > ADC\_FC\_DIVIDE\_LEVEL\_2: fc / 2
- > ADC\_FC\_DIVIDE\_LEVEL\_4: fc / 4
- > ADC\_FC\_DIVIDE\_LEVEL\_8: fc / 8
- > ADC\_FC\_DIVIDE\_LEVEL\_16: fc / 16

# **Description:**

This function will set ADC sample hold time by **Sample\_HoldTime** and prescaler output by **Prescaler\_Output**.

# \*Note:

Please do not use this function to change the analog to digital conversion clock setting during the analog to digital conversion. And **ADC\_GetConvertState()** to check AD conversion state is not **BUSY**, then call this function.

### Return:

None

# 3.2.3.3 ADC\_Start

Start AD conversion.

# Prototype:

void

ADC\_Start(TSB\_AD\_TypeDef \* ADx)

### **Parameters:**

ADx: Select ADC unit.

This parameter can be the following value:

> TSB\_AD

# **Description:**

This function will start normal AD conversion.

### \*Note:

This function should be called after specifying the mode, which is one of the followings:

Fixed-channel single conversion mode

Channel scan single conversion mode

Fixed-channel repeat conversion mode

Channel scan repeat conversion mode

Please refer to the description of ADC\_SetScanMode(),

ADC\_SetRepeatMode(), ADC\_SetInputChannel(), ADC\_SetScanChannel() for the details.

Before starting AD conversion, Vref should be enabled by calling **ADC\_SetVref** (**ENABLE**), wait for 3 µs during which time the internal reference voltage is stable, and then **ADC\_Start()**.

### Return:

None

# 3.2.3.4 ADC SetScanMode

Enable or disable ADC scan mode.

# **Prototype:**

void

ADC\_SetScanMode(TSB\_AD\_TypeDef \* **ADx**, FunctionalState **NewState**)

# Parameters:

ADx: Select ADC unit.

This parameter can be the following value:

> TSB\_AD

NewState: Specify ADC scan mode state

This parameter can be one of the following values:

ENABLE: Enable scan modeDISABLE: Disable scan mode

# **Description:**

This function will enable or disable ADC scan mode.

### Return:

None

# 3.2.3.5 ADC\_SetRepeatMode

Enable or disable ADC repeat mode.

# Prototype:

void

ADC\_SetRepeatMode(TSB\_AD\_TypeDef \* *ADx*, FunctionalState *NewState*)

### **Parameters:**

ADx: Select ADC unit.

This parameter can be the following value:

> TSB AD

NewState: Specify ADC repeat mode state

This parameter can be one of the following values:

ENABLE: Enable repeat modeDISABLE: Disable repeat mode

### **Description:**

This function will enable or disable ADC repeat mode.

### Return:

None

# 3.2.3.6 ADC SetINTMode

Set ADC interrupt mode in fixed channel repeat conversion mode.

### **Prototype:**

void

ADC\_SetINTMode(TSB\_AD\_TypeDef \* **ADx**, uint32\_t **INTMode**)

# Parameters:

ADx: Select ADC unit.

This parameter can be the following value:

> TSB AD

**INTMode**: Specify AD conversion interrupt mode.

The parameter can be one of the following values:

- ➤ ADC\_INT\_SINGLE: Generate interrupt once every single conversion.
- ➤ ADC\_INT\_CONVERSION\_2: Generate interrupt once every 2 conversions.
- ➤ ADC\_INT\_CONVERSION\_3: Generate interrupt once every 3 conversions.
- > ADC\_INT\_CONVERSION\_4: Generate interrupt once every 4 conversions.
- > ADC INT CONVERSION 5: Generate interrupt once every 5 conversions.
- ➤ ADC\_INT\_CONVERSION\_6: Generate interrupt once every 6 conversions.
- > ADC\_INT\_CONVERSION\_7: Generate interrupt once every 7 conversions.
- ➤ ADC\_INT\_CONVERSION\_8: Generate interrupt once every 8 conversions.

### **Description:**

This function will specify ADC interrupt mode by *INTMode* setting.

### \*Note:

This function is valid only in fixed channel repeat conversion mode. Examples for setting fixed channel repeat conversion mode:

- 1. ADC\_SetScanMode(DISABLE).
- 2. ADC SetRepeatMode(ENABLE).

### Return:

None

# 3.2.3.7 ADC\_SetInputChannel

Set ADC input channel.

# Prototype:

void

ADC\_SetInputChannel(TSB\_AD\_TypeDef \* **ADx**, ADC\_AINx **InputChannel**)

### Parameters:

ADx: Select ADC unit.

This parameter can be the following value:

TSB\_AD

# InputChannel: Analog input channel.

This parameter can be one of the following values:

ADC\_AN\_00, ADC\_AN\_01, ADC\_AN\_02, ADC\_AN\_03, ADC\_AN\_04, ADC\_AN\_05, ADC\_AN\_06, ADC\_AN\_07

# **Description:**

This function will specify ADC input channel by *InputChannel* setting.

### Note:

Only one channel of **ADC\_AN\_00~ADC\_AN\_07** can be selected as normal conversion input each time.

### Return:

None

# 3.2.3.8 ADC\_SetScanChannel

Set ADC scan channel.

# **Prototype:**

void

ADC\_SetScanChannel(TSB\_AD\_TypeDef \* **ADx**, ADC\_AINx **StartChannel**, uint32\_t **Range**)

### Parameters:

ADx: Select ADC unit.

This parameter can be the following value:

TSB\_AD

**StartChannel**: Specify the start channel to be scanned.

This parameter can be one of the following values:

ADC\_AN\_00, ADC\_AN\_01, ADC\_AN\_02, ADC\_AN\_03, ADC\_AN\_04, ADC\_AN\_05, ADC\_AN\_06, ADC\_AN\_07

**Range**: Specify the range of assignable channel scan value.

This parameter can be one of the following values:

1, 2, 3, 4, 5, 6, 7, 8. (note: StartChannel + Range <= 8)</p>

# **Description:**

This function will specify ADC start channels by **StartChannel** setting and channel scan range by **Range** setting.

### \*Note:

Valid channel scan setting values are shown as follows:

| StartChannel | Range (The range of assignable channel scan value) |
|--------------|----------------------------------------------------|
| ADC_AN_00    | 1 to 8                                             |
| ADC_AN_01    | 1 to 7                                             |
| ADC_AN_02    | 1 to 6                                             |
| ADC_AN_03    | 1 to 5                                             |
| ADC_AN_04    | 1 to 4                                             |
| ADC_AN_05    | 1 to 3                                             |
| ADC_AN_06    | 1 to 2                                             |
| ADC_AN_07    | 1                                                  |

In case of a setting other than listed above, AD conversion is not activated even if **ADC\_Start()** is called.

### Return:

None

# 3.2.3.9 ADC\_SetVrefCut

Control AVREFH-AVREFL current.

# Prototype:

void

ADC\_SetVrefCut(TSB\_AD\_TypeDef \* **ADx**, uint32\_t **VrefCtrl**)

### Parameters:

ADx: Select ADC unit.

This parameter can be the following value:

> TSB AD

VrefCtrl: Specify how to apply AVREFH-AVREFL current.

This parameter can be one of the following values:

- > ADC\_APPLY\_VREF\_IN\_CONVERSION: Apply the current only in conversion.
- > ADC\_APPLY\_VREF\_AT\_ANY\_TIME: Apply the current at any time except in RESET.

# **Description:**

This function will control AVREFH-AVREFL current by *VrefCtrl* setting.

### Return:

None

# 3.2.3.10 ADC\_SetIdleMode

Set ADC operation in IDLE mode.

# Prototype:

void

ADC\_SetIdleMode(TSB\_AD\_TypeDef \* **ADx**, FunctionalState **NewState**)

### Parameters:

ADx: Select ADC unit.

This parameter can be the following value:

> TSB AD

**NewState**: Specify ADC operation state in IDLE mode. This parameter can be one of the following values:

ENABLE: Enable ADC in IDLE modeDISABLE: Disable ADC in IDLE mode

### **Description:**

This function will enable or disable ADC operation state in system IDLE mode. This function is necessary to be called before system enter IDLE mode.

### Return:

None

# 3.2.3.11 ADC\_SetVref

Set ADC Vref application control on or off.

# Prototype:

void

ADC\_SetVref(TSB\_AD\_TypeDef \* **ADx**, FunctionalState **NewState**)

# Parameters:

ADx: Select ADC unit.

This parameter can be one of the following values:

> TSB AD

**NewState**: Specify AD conversion Vref application control.

This parameter can be one of the following values:

**ENABLE**: Enable reference voltage(Vref)

DISABLE: Disable reference voltage(Vref)

### **Description:**

This function will specify reference voltage on or off by NewState.

### \*Note:

ADC\_SetVref(DISABLE) should be called before system enter standby mode.

### Return:

None

# 3.2.3.12 ADC\_SetInputChannelTop

Select ADC top-priority conversion analog input channel.

# Prototype:

void

ADC\_SetInputChannelTop(TSB\_AD\_TypeDef \* **ADx**, ADC AINx **TopInputChannel**)

# Parameters:

ADx: Select ADC unit.

This parameter can be the following value:

> TSB AD

**TopInputChannel**: Analog input channel for top-priority conversion.

This parameter can be one of the following values:

ADC\_AN\_00, ADC\_AN\_01, ADC\_AN\_02, ADC\_AN\_03, ADC\_AN\_04, ADC\_AN\_05, ADC\_AN\_06, ADC\_AN\_07

### **Description:**

This function will specify top-priority conversion analog input channel by *TopInputChannel*.

### Note:

Only one channel of **ADC\_AN\_00~ADC\_AN\_07** can be selected as Top-priority conversion input each time.

### Return:

None

# 3.2.3.13 ADC\_StartTopConvert

Start top-priority AD conversion.

# **Prototype:**

void

ADC\_StartTopConvert(TSB\_AD\_TypeDef \* ADx)

### Parameters:

ADx: Select ADC unit.

This parameter can be the following value:

> TSB AD

# **Description:**

This function will start top-priority AD conversion.

### \*Note:

This function should be called after ADC SetInputChannelTop().

### Return:

None

# 3.2.3.14 ADC\_SetMonitor

Enable or disable the specified ADC monitor module.

# Prototype:

void

ADC\_SetMonitor(TSB\_AD\_TypeDef \* *ADx*, ADC\_CMPCRx *ADCMPx*, FunctionalState *NewState*)

Parameters:

ADx: Select ADC unit.

This parameter can be the following value:

> TSB\_AD

ADCMPx: Select which compare control register will be used.

The parameter can be one of the following values:

ADC\_CMPCR\_0: ADCMPCR0ADC\_CMPCR\_1: ADCMPCR1

**NewState**: Specify ADC monitor function state. This parameter can be one of the following values:

ENABLE: Enable ADC monitorDISABLE: Disable ADC monitor

# **Description:**

This device has 2 AD monitor modules which are controlled by 2 compare control registers.

This function will specify compare control register by **ADCMPx** setting and specify ADC monitor function enable or disable by **NewState** setting.

### Return:

None

# 3.2.3.15 ADC\_ConfigMonitor

Configure the specified ADC monitor module.

# Prototype:

void

# Parameters:

ADx: Select ADC unit.

This parameter can be the following value:

> TSB\_AD

**ADCMPx**: Select which compare control register will be used.

The parameter can be one of the following values:

ADC\_CMPCR\_0: ADCMPCR0ADC\_CMPCR\_1: ADCMPCR1

**Monitor**: A structure contains ADC monitor configuration including compare count, compare condition, compare mode, compare channel and compare value. Please refer to the comment for members of ADC\_MonitorTypeDef for more detail usage.

# **Description:**

This device has two AD monitor modules which are controlled by two compare control registers.

This function will specify compare control register by **ADCMPx** setting and specify ADC monitor configuration **Monitor** setting.

\*Note: Please make sure to disable ADC monitor module before calling this function.

### Return:

None

# 3.2.3.16 ADC\_SetHWTrg

Set hardware trigger for normal AD conversion.

# Prototype:

void

ADC\_SetHWTrg(TSB\_AD\_TypeDef \* *ADx*, uint32\_t *HWSrc*, FunctionalState *NewState*)

### **Parameters:**

ADx: Select ADC unit.

This parameter can be the following value:

> TSB AD

*HWSrc*: Hardware source for activating normal AD conversion.

This parameter can be one of the following values:

> ADC EXTERADTRG: ADTRG pin

> ADC\_INTERTRIGGER: Internal trigger (selected by ADILVTRGSEL

<TRGSEL>)

**NewState**: Specify state of hardware source for activating normal AD conversion.

This parameter can be one of the following values:

- > **ENABLE**: Enable hardware trigger source
- DISABLE: Disable hardware trigger source

# **Description:**

This function will specify hardware trigger source for activating normal AD conversion by *HWSrc* setting and specify hardware trigger for normal AD conversion enable or disable by *NewState* setting.

### \*Note:

The external trigger cannot be used for H/W activation of normal AD conversion when it is used for H/W activation of top-priority AD conversion.

### Return:

None

# 3.2.3.17 ADC SetHWTrgTop

Set hardware trigger for top-priority AD conversion.

# Prototype:

void

ADC\_SetHWTrgTop(TSB\_AD\_TypeDef \* *ADx*, uint32\_t *HWSrc*, FunctionalState *NewState*)

### Parameters:

ADx: Select ADC unit.

This parameter can be the following value:

> TSB AD

*HWSrc*: Hardware source for activating top-priority AD conversion.

This parameter can be one of the following values:

> ADC EXTERADTRG: ADTRG pin

ADC\_INTERTRIGGER: Internal trigger (selected by ADILVTRGSEL <HPTRGSEL>)

**NewState**: Specify state of hardware source for activating top-priority AD conversion.

This parameter can be one of the following values:

➤ **ENABLE**: Enable hardware trigger source

> **DISABLE**: Disable hardware trigger source

### **Description:**

This function will specify hardware trigger source for activating top-priority AD conversion by *HWSrc* setting and specify hardware trigger for top-priority AD conversion enable or disable by *NewState* setting.

### \*Note:

The external trigger cannot be used for H/W activation of normal AD conversion when it is used for H/W activation of top-priority AD conversion.

### Return:

None

# 3.2.3.18 ADC GetConvertState

Read AD conversion completion / busy flag (normal and top-priority).

# Prototype:

ADC\_State

ADC\_GetConvertState(TSB\_AD\_TypeDef \* ADx)

# Parameters:

ADx: Select ADC unit.

This parameter can be the following value:

> TSB\_AD

### **Description:**

This function will read AD conversion completion / busy flag (both normal and top-priority). This function is used to check whether AD conversion has completed or not.

### Return:

A union with the state of AD conversion:

NormalBusy(Bit 0): '1' means normal AD is converting

NormalComplete (Bit 1): '1' means normal AD conversion is complete.

**TopBusy**(Bit 2): '1' means top-priority AD is converting

**TopComplete** (Bit 3): '1' means top-priority AD conversion is complete.

# 3.2.3.19 ADC\_GetConvertResult

Read AD conversion result.

# Prototype:

ADC\_Result

ADC\_GetConvertResult(TSB\_AD\_TypeDef \* **ADx**, ADC\_REGx **ADREGx**)

### Parameters:

ADx: Select ADC unit.

This parameter can be the following value:

> TSB\_AD

ADREGx: Select ADC result register.

This parameter can be one of the following values:

ADC\_REG\_00, ADC\_REG\_01, ADC\_REG\_02, ADC\_REG\_03, ADC\_REG\_04, ADC\_REG\_05, ADC\_REG\_06, ADC\_REG\_07, ADC\_REG\_SP

# **Description:**

This function will read ADC register's result storage flag state, overrun state, and result value which specified by **ADREGx** setting.

Relations between analog channel inputs and AD conversion result registers are shown in below tables.

| Fixed channel single mode |                               |            |  |  |  |  |  |  |
|---------------------------|-------------------------------|------------|--|--|--|--|--|--|
| Unit                      | Unit Channel Storage register |            |  |  |  |  |  |  |
| TSB_AD   ADC_AN_00        |                               | ADC_REG_00 |  |  |  |  |  |  |
|                           | ADC_AN_01                     | ADC_REG_01 |  |  |  |  |  |  |
|                           | ADC_AN_02                     | ADC_REG_02 |  |  |  |  |  |  |
|                           | ADC_AN_03                     | ADC_REG_03 |  |  |  |  |  |  |
|                           | ADC_AN_04                     | ADC_REG_04 |  |  |  |  |  |  |
| ADC_AN_05 ADC_REG_05      |                               |            |  |  |  |  |  |  |
|                           | ADC_AN_06 ADC_REG_06          |            |  |  |  |  |  |  |
|                           | ADC_AN_07                     | ADC_REG_07 |  |  |  |  |  |  |

| Fixed-channel repeat mode    |                          |  |  |  |  |  |  |
|------------------------------|--------------------------|--|--|--|--|--|--|
| Interrupt mode               | Storage register         |  |  |  |  |  |  |
| Interrupt by each time ADC   | ADC_REG_00               |  |  |  |  |  |  |
| Interrupt by each time 2 ADC | ADC_REG_00 to ADC_REG_01 |  |  |  |  |  |  |
| Interrupt by each time 3 ADC | ADC_REG_00 to ADC_REG_02 |  |  |  |  |  |  |
| Interrupt by each time 4 ADC | ADC_REG_00 to ADC_REG_03 |  |  |  |  |  |  |
| Interrupt by each time 5 ADC | ADC_REG_00 to ADC_REG_04 |  |  |  |  |  |  |
| Interrupt by each time 6 ADC | ADC_REG_00 to ADC_REG_05 |  |  |  |  |  |  |
| Interrupt by each time 7 ADC | ADC_REG_00 to ADC_REG_06 |  |  |  |  |  |  |
| Interrupt by each time 8 ADC | ADC_REG_00 to ADC_REG_07 |  |  |  |  |  |  |

| Ch     | Channel scan single mode / repeat mode |                    |                             |  |  |  |  |  |  |  |
|--------|----------------------------------------|--------------------|-----------------------------|--|--|--|--|--|--|--|
| Unit   | Start channel                          | Scan channel range | Storage register            |  |  |  |  |  |  |  |
| TSB_AD | ADC_AN_00                              | 8 channels         | ADC_REG_00 to ADC_REG_07    |  |  |  |  |  |  |  |
|        | ADC_AN_01                              | 7 channels         | ADC_REG_01 to ADC_REG_07    |  |  |  |  |  |  |  |
|        | ADC_AN_02                              | 6 channels         | ADC_REG_02 to ADC_REG_07    |  |  |  |  |  |  |  |
|        | ADC_AN_03                              | 5 channels         | ADC_REG_03 to<br>ADC_REG_07 |  |  |  |  |  |  |  |
|        | ADC_AN_04                              | 4 channels         | ADC_REG_04 to ADC_REG_07    |  |  |  |  |  |  |  |
|        | ADC_AN_05                              | 3 channels         | ADC_REG_05 to<br>ADC_REG_07 |  |  |  |  |  |  |  |
|        | ADC_AN_06                              | 2 channels         | ADC_REG_06 to ADC_REG_07    |  |  |  |  |  |  |  |
|        | ADC_AN_07                              | 1 channels         | ADC_REG_07 to<br>ADC_REG_07 |  |  |  |  |  |  |  |

About the ADC mode setting, please refer to relate APIs.

# \*Note:

1 For top-priority AD conversion, the result is stored in "ADC\_REG\_SP".

Return: AD conversion result:

**ADResult** (Bit 0 to Bit 11): store AD result value.

Stored (Bit 12): '1' means AD result has been stored. It will be

cleared if this register is read.

OverRun (Bit 13) '1' means new AD result overwrote the old one. It

will be cleared if this register is read.

# 3.2.3.20 ADC\_EnableTrigger

Enable the trigger.

# Prototype:

void

ADC\_EnableTrigger(void)

### Parameters:

None

# **Description:**

This function will enable the trigger

# Return:

None

# 3.2.3.21 ADC\_DisableTrigger

Disable the trigger.

# Prototype:

void

ADC\_DisableTrigger(void)

### Parameters:

None

# **Description:**

This function will disable the trigger

### Return:

None

# 3.2.3.22 ADC\_SetTriggerStartup

Selects a trigger for startup of normal AD conversion

### Prototype:

void

ADC\_SetTriggerStartup(ADC\_TRGx TriggerStartup)

### **Parameters:**

**TriggerStartup**: trigger for startup of normal AD conversion

This parameter can be one of the following values:

ADC\_TRG\_00, ADC\_TRG\_01, ADC\_TRG\_02, ADC\_TRG\_03, ADC\_TRG\_04, ADC\_TRG\_05, ADC\_TRG\_06, ADC\_TRG\_07, ADC\_TRG\_08, ADC\_TRG\_09

# **Description:**

This function will select a trigger for startup of normal AD conversion

# Return:

None

# 3.2.3.23 ADC\_SetTriggerStartupTop

Selects a trigger for startup of top-priority AD conversion

# Prototype:

void

ADC\_SetTriggerStartupTop(ADC\_TRGx TopTriggerStartup)

### Parameters:

**TopTriggerStartup**: trigger for startup of top-priority AD conversion This parameter can be one of the following values:

ADC\_TRG\_00, ADC\_TRG\_01, ADC\_TRG\_02, ADC\_TRG\_03, ADC\_TRG\_04, ADC\_TRG\_05, ADC\_TRG\_06, ADC\_TRG\_07, ADC\_TRG\_08, ADC\_TRG\_09

### **Description:**

This function will select a trigger for startup of top-priority AD conversion

### Return:

None

# 3.2.4 Data Structure Description

# 3.2.4.1 ADC MonitorTypeDef

Data Fields:

ADC AINx

CmpChannel: Select which ADC channel will be used.

It can be:

ADC AN 00 to ADC AN 07 (8 channels)

uint32 t

CmpCnt Define how many valid comparison times will be counted, which can be 1 to 16.

ADC CmpCondition

**Condition** Condition to compare ADC channel with Compare Register. which can be:

- > ADC\_LARGER\_THAN\_CMP\_REG: If the value of the conversion result register is bigger than the comparison register 0, an interrupt is generated.
- > ADC\_SMALLER\_THAN\_CMP\_REG: If the value of the conversion result register is smaller than the comparison register 0, an interrupt is generated.

ADC CmpCntMode

CntMode Mode to compare ADC channel with Compare Register, which can be:

- > ADC SEQUENCE CMP MODE: Sequence mode.
- > ADC\_CUMULATION\_CMP\_MODE: Cumulation mode.

uint32 t

CmpValue Comparison value to be set in ADCMP0 or ADCMP1, which can be 0 to 4095

(Note: please refer to part "AD monitor function" in datasheet for more detail usage information)

# 3.2.4.2 ADC State

Data Fields for this union:

uint32 t

specifies AD conversion state. All

Bit Fields:

uint32 t

NormalBusy(Bit 0) Normal A/D conversion busy flag (ADBF).

'1' means conversion is busy

uint32 t

NormalComplete (Bit 1) Normal AD conversion complete flag (EOCF). '1' means conversion is completed

uint32 t

*TopBusy*(Bit 2) Top-priority A/D conversion busy flag (HPADBF).

'1' means conversion is busy

uint32 t

```
TopComplete (Bit 3) Top-priority AD conversion complete flag (HPEOCF). 1' means conversion is completed
```

uint32\_t

Reserved (Bit 4 to Bit 31) reserved.

# 3.2.4.3 ADC\_Result

# Data Fields for this union:

uint32\_t

All specifies AD conversion result.

Bit Fields:

uint32\_t

ADResult (Bit 0 to Bit 11) means AD result value.

uint32\_t

**Stored** (Bit 12) '1' means AD result has been stored.

uint32\_t

OverRun (Bit 13) '1' means new AD result overwrote the old one.

uint32\_t

Reserved (Bit 14 to Bit 31) reserved.

# 4. AES

# 4.1 Overview

TOSHIBA TMPM46B contains an AES processor (AES: Advanced Encryption Standard). The AES processor encrypts/decrypts data in units of 128-bit block.

The AES processor has the following features:

- Supports 3 algorithms.
  - ECB mode, CBC mode, and CTR mode
- Supports 3 key lengths
  - 128-bit length, 192-bit length, and 256-bit length
- Supports 2 transfer modes
  - CPU transfer and DMA transfer
- Provides 4-word FIFOs

Provides two 4-word FIFOs for input data and output data.

The AES drivers API provide a set of functions to configure AES, including such parameters as plaintext/encrypted text data, arithmetic result data, input key data, output key data, algorithm setting, key length setting, DMA transfer, operation setting, FIFO status, arithmetic status and so on.

This driver is contained in \Libraries\TX04\_Periph\_Driver\src\tmpm46b\_aes.c, with \Libraries/TX04\_Periph\_Driver\inc\tmpm46b\_aes.h containing the API definitions for use by applications.

# 4.2 API Functions

# 4.2.1 Function List

- Result AES\_SetData(uint32\_t Data);
- uint32 t AES GetResult(void);
- ◆ Result AES SetKey(AES KeyLength KeyLength, uint32 t Key[]);
- uint32\_t AES\_GetKey(uint32\_t KeyNum);
- ◆ Result AES SetCntInit(uint32 t CNT[4]);
- ◆ Result AES SetVectorInit(uint32 t IV[4]):
- Result AES\_ClrFIFO(void);
- void AES\_Init(AES\_InitTypeDef \* InitStruct);
- Result AES\_SetOperationMode(AES\_OperationMode OperationMode);
- AES\_OperationMode AES\_GetOperationMode(void);
- ◆ Result AES SetDMAState(FunctionalState *DMATransfer*);
- FunctionalState AES GetDMAState(void):
- Result AES SetKeyLength(AES KeyLength KeyLength);
- AES\_KeyLength AES\_GetKeyLength(void);
- ◆ Result AES SetAlgorithmMode(AES AlgorithmMode AlgorithmMode);
- AES\_AlgorithmMode AES\_GetAlgorithmMode(void);
- AES\_ArithmeticStatus AES\_GetArithmeticStatus(void);
- AES\_FIFOStatus AES\_GetWFIFOStatus(void);
- AES FIFOStatus AES GetRFIFOStatus(void);
- void AES\_IPReset(void);

# 4.2.2 Detailed Description

Functions listed above can be divided into three parts:

 The AES basic configuration is handled by the AES\_SetData(),AES\_SetKey(), AES\_SetCntInit(), AES\_SetVectorInit(), AES\_Init(), AES\_SetOperationMode(), AES\_SetDMAState(),AES\_SetKeyLength(), and AES\_SetAlgorithmMode() functions.

- 2) The AES operation result and status are got by the AES\_GetResult (),AES\_GetKey(), AES\_GetOperationMode(),AES\_GetDMAState(),AES\_GetKeyLength(), AES\_GetAlgorithmMode(),AES\_GetArithmeticStatus(),AES\_GetWFIFOStatus(), and AES\_GetRFIFOStatus() functions.
- The AES FIFO clear and peripheral function reset is handled by the AES\_CIrFIFO () and AES\_IPReset() functions.

# 4.2.3 Function Documentation

# 4.2.3.1 AES SetData

Set plaintext/encrypted data.

# Prototype:

Result

AES\_SetData(uint32\_t Data)

Parameters:

Data: Plaintext/encrypted data

# **Description:**

This function will set plaintext/encrypted data...

### \*Note:

Plaintext/Encrypted data register has a 4-word FIFO. The FIFO is required to write data four times per calculation.

Write data is allocated from the lower side shown as shown below:

| 127 96      | 95 64      | 63 32      | 31 0        |
|-------------|------------|------------|-------------|
| AESDT (4th) | AESDT(3rd) | AESDT(2nd) | AESDT(1st.) |

### Return:

**SUCCESS** means set successful.

ERROR means set failed and do nothing.

# 4.2.3.2 AES\_GetResult

Get the calculation result.

# Prototype:

uint32\_t

AES\_GetResult(void)

# Parameters:

None

### **Description:**

This function will get the calculation result.

# \*Note:

Calculation result store register has 4-word FIFO. The FIFO is required to write data four times per calculation.

The arithmetic result can be read from the lower side and it is stored as shown below:

| 127 96 95 64 |             | 63 32        | 31 0         |  |
|--------------|-------------|--------------|--------------|--|
| AESODT (4th) | AESODT(3rd) | AESODT (2nd) | AESODT (1st) |  |

### Return:

The calculation result.

# 4.2.3.3 AES\_SetKey

Set key data.

# Prototype:

Result

AES\_SetKey(AES\_KeyLength KeyLength, uint32\_t Key[])

### Parameters:

KeyLength: The key length.

This parameter can be one of the following values:

- > AES\_KEY\_LENGTH\_128: 128-bit key will be set.
- > AES\_KEY\_LENGTH\_192: 192-bit key will be set.
- > AES\_KEY\_LENGTH\_256: 256-bit key will be set

**Key[]**: The key data that varies depending on the key length.

### **Description:**

This function will set key data.

### \*Note:

The input key data registers to be used vary depending on the key length specified with AESMOD<KEYLEN[1:0]>.

| bit                   | 255 224 | 223 192 | 191 160 | 159 128 | 127 96  | 95 64   | 63 32   | 31 0    |
|-----------------------|---------|---------|---------|---------|---------|---------|---------|---------|
| 128-bit key<br>length |         |         |         |         | AESKEY4 | AESKEY5 | AESKEY6 | AESKEY7 |
| 192-bit key<br>length |         |         | AESKEY2 | AESKEY3 | AESKEY4 | AESKEY5 | AESKEY6 | AESKEY7 |
| 256-bit key<br>length | AESKEY0 | AESKEY1 | AESKEY2 | AESKEY3 | AESKEY4 | AESKEY5 | AESKEY6 | AESKEY7 |

### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

# 4.2.3.4 AES\_GetKey

Get the output key data.

### Prototype:

uint32\_t

AES\_GetKey(uint32\_t KeyNum)

### Parameters:

KeyNum: Specify the key to be got

This parameter can be one of the following values:

- > AES\_KEY\_NUM\_0: Output key store register 0 will be got.
- ➤ AES\_KEY\_NUM\_1: Output key store register 1 will be got.
- AES\_KEY\_NUM\_2: Output key store register 2 will be got.
- ➤ AES\_KEY\_NUM\_3: Output key store register 3 will be got.
- > AES\_KEY\_NUM\_4: Output key store register 4 will be got.
- > AES\_KEY\_NUM\_5: Output key store register 5 will be got.
- > AES\_KEY\_NUM\_6: Output key store register 6 will be got.

➤ AES\_KEY\_NUM\_7: Output key store register 7 will be got.

# **Description:**

This function will get the output key data.

# \*Note:

The output key store registers to be used vary depending on the key length specified with AESMOD<KEYLEN[1:0]>.

|                       | Specified With ALOMOD (ALT LENT 1.0). |          |          |          |          |          |          |          |
|-----------------------|---------------------------------------|----------|----------|----------|----------|----------|----------|----------|
| Bit                   | 255 224                               | 223 192  | 191 160  | 159 128  | 127 96   | 95 64    | 63 32    | 31 0     |
| 128-bit<br>key length |                                       |          |          |          | AESRKEY4 | AESRKEY5 | AESRKEY6 | AESRKEY7 |
| 192-bit<br>key length |                                       |          | AESRKEY2 | AESRKEY3 | AESRKEY4 | AESRKEY5 | AESRKEY6 | AESRKEY7 |
| 256-bit<br>key length | AESRKEY0                              | AESRKEY1 | AESRKEY2 | AESRKEY3 | AESRKEY4 | AESRKEY5 | AESRKEY6 | AESRKEY7 |

### Return:

The output key data.

# 4.2.3.5 AES\_SetCntInit

Set the counter initial value in CTR mode.

# **Prototype:**

Result

AES\_SetCntInit(uint32\_t CNT[4U])

### Parameters:

CNT[4U]: The counter initial value.

# **Description:**

This function will set the counter initial value in CTR mode.

### \*Note:

Data allocation is as shown below

| Bit      | 127 96  | 95 64   | 63 32   | 31 0    |
|----------|---------|---------|---------|---------|
| Register | AESCNT0 | AESCNT1 | AESCNT2 | AESCNT3 |

### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

# 4.2.3.6 AES SetVectorInit

Set the initial vector in CBC mode.

### Prototype:

Result

AES\_SetVectorInit(uint32\_t IV[4U])

# Parameters:

IV[4U]: The initial vector.

# **Description:**

This function will set the initial vector in CBC mode.

### \*Note:

Data allocation is as shown below:

| Bit      | 127 96 | 95 64  | 63 32  | 31 0   |
|----------|--------|--------|--------|--------|
| Register | AESIV0 | AESIV1 | AESIV2 | AESIV3 |

### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

# 4.2.3.7 AES\_CIrFIFO

Clear both the write FIFO and the read FIFO.

# Prototype:

Result

AES\_CIrFIFO(void)

### Parameters:

None

# **Description:**

This function will clear both the write FIFO and the read FIFO.

### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

# 4.2.3.8 AES\_Init

Initialize the AES.

# Prototype:

void

AES\_Init(AES\_InitTypeDef \* InitStruct)

### Parameters:

**InitStruct:** The structure containing basic AES configuration. (Refer to Data structure Description for details)

# **Description:**

This function will initialize the AES.

# Return:

None

# 4.2.3.9 AES\_SetOperationMode

Set the operation mode.

# Prototype:

Result

AES\_SetOperationMode(AES\_OperationMode *OperationMode*)

### Parameters:

*OperationMode:* Specify the operation mode. This parameter can be one of the following values:

> AES\_ENCRYPTION\_MODE: AES encrypts plaintext to encrypted text.

> AES\_DECRYPTION\_MODE: AES decrypts encrypted text to plaintext.

# **Description:**

This function will set the operation mode.

### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

# 4.2.3.10 AES\_GetOperationMode

Get the operation mode.

### Prototype:

AES\_OperationMode

AES\_GetOperationMode(void)

### Parameters:

None

# **Description:**

This function will get the operation mode.

# Return:

The operation mode:

**AES\_ENCRYPTION\_MODE**: AES encrypts plaintext to encrypted text. **AES\_DECRYPTION\_MODE**: AES decrypts encrypted text to plaintext.

# 4.2.3.11 AES SetDMAState

Enable or disable the DMA transfer.

### Prototype:

Result

AES\_SetDMAState(FunctionalState *DMATransfer*)

### Parameters:

**DMATransfer**: Specify the DMA transfer.

This parameter can be one of the following values:

> **ENABLE**: Enable DMA transfer.

> **DISABLE**: Disable DMA transfer.

### **Description:**

This function will enable or disable the DMA transfer.

### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

# 4.2.3.12 AES\_GetDMAState

Get the DMA transfer state.

# Prototype:

FunctionalState

AES\_GetDMAState(void)

# Parameters:

None

# **Description:**

This function will get the DMA transfer state.

### Return:

The DMA transfer state:

**ENABLE:** DMA transfer is being enabled. **DISABLE:** DMA transfer is being disabled.

# 4.2.3.13 AES\_SetKeyLength

Set the key length.

### Prototype:

Result

AES\_SetKeyLength(AES\_KeyLength KeyLength)

### Parameters:

KeyLength: Specify the key length.

This parameter can be one of the following values:

- > AES\_KEY\_LENGTH\_128: Key length will be set to 128-bit.
- > AES\_KEY\_LENGTH\_192: Key length will be set to 192-bit.
- AES\_KEY\_LENGTH\_256: Key length will be set to 256-bit.

### **Description:**

This function will set the key length.

### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

# 4.2.3.14 AES\_GetKeyLength

Get the key length.

### Prototype:

AES\_KeyLength

AES\_GetKeyLength(void)

# Parameters:

None

# **Description:**

This function will get the key length.

# Return:

The key length:

**AES\_KEY\_LENGTH\_128:** Key length is 128-bit. **AES\_KEY\_LENGTH\_192:** Key length is 192-bit. **AES\_KEY\_LENGTH\_256:** Key length is 256-bit.

AES\_KEY\_UNKNOWN\_LENGTH: Key length is unknown and maybe error exists.

# 4.2.3.15 AES\_SetAlgorithmMode

Set the algorithm mode.

# Prototype:

Result

AES\_SetAlgorithmMode(AES\_AlgorithmMode *AlgorithmMode*)

### Parameters:

**AlgorithmMode:** Specify the algorithm mode. This parameter can be one of the following values:

- > AES\_ECB\_MODE: Algorithm will be set to ECB mode.
- > AES\_CBC\_MODE: Algorithm will be set to CBC mode.
- > AES\_CTR\_MODE: Algorithm will be set to CTR mode.

# **Description:**

This function will set the algorithm mode.

### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

# 4.2.3.16 AES\_GetAlgorithmMode

Get the algorithm mode.

# Prototype:

AES AlgorithmMode

AES\_GetAlgorithmMode(void)

### Parameters:

None

# **Description:**

This function will get the algorithm mode.

### Return:

The algorithm mode:

**AES\_ECB\_MODE:** Algorithm mode is ECB mode. **AES\_CBC\_MODE:** Algorithm mode is CBC mode. **AES\_CTR\_MODE:** Algorithm mode is CTR mode.

**AES\_UNKNOWN\_MODE:** Algorithm mode is unknown and maybe error exists.

# 4.2.3.17 AES GetArithmeticStatus

Get the arithmetic status.

### Prototype:

AES ArithmeticStatus

AES\_GetArithmeticStatus(void)

# Parameters:

None

# **Description:**

This function will get the arithmetic status.

### \*Note:

Do not write any value to AES registers when calculation is in process.

### Return:

The arithmetic status:

**AES\_CALCULATION\_COMPLETE:** Calculation is complete. **AES\_CALCULATION\_PROCESS:** Calculation is in process.

# 4.2.3.18 AES\_GetWFIFOStatus

Get the writing FIFO status.

### Prototype:

AES\_FIFOStatus

AES\_GetWFIFOStatus(void)

### Parameters:

None

### **Description:**

This function will get the writing FIFO status.

### Return:

The writing FIFO status:

**AES\_FIFO\_NO\_DATA:** No data in writing FIFO. **AES\_FIFO\_EXIST\_DATA:** Data exists in writing FIFO.

# 4.2.3.19 AES\_GetRFIFOStatus

Get the reading FIFO status.

# Prototype:

AES\_FIFOStatus

AES\_GetRFIFOStatus(void)

### Parameters:

None

# **Description:**

This function will get the reading FIFO status.

### Return:

The reading FIFO status:

**AES\_FIFO\_NO\_DATA:** No data in reading FIFO.

AES\_FIFO\_EXIST\_DATA: Data exists in reading FIFO.

# 4.2.3.20 AES\_IPReset

Reset AES by peripheral function.

### Prototype:

void

AES IPReset(void)

### Parameters:

None

# **Description:**

This function will reset AES by peripheral function.

### Return:

None

# 4.2.4 Data Structure Description

# 4.2.4.1 AES\_InitTypeDef

# **Data Fields:**

AES\_OperationMode

**OperationMode** Set AES operation mode, which can be set as:

- ➤ AES\_ENCRYPTION\_MODE: AES encrypts plaintext to encrypted text
- ➤ AES\_DECRYPTION\_MODE: AES decrypts encrypted text to plaintext

# AES\_KeyLength

**KeyLength** Specify the key length, which can be set as:

- > AES\_KEY\_LENGTH\_128: Key length will be set to 128-bit.
- > AES\_KEY\_LENGTH\_192: Key length will be set to 192-bit.
- > AES\_KEY\_LENGTH\_256: Key length will be set to 256-bit.

# AES\_AlgorithmMode

AlgorithmMode Specify the algorithm mode, which can be set as:

- > AES\_ECB\_MODE: Algorithm will be set to ECB mode.
- > **AES\_CBC\_MODE**: Algorithm will be set to CBC mode.
- > AES\_CTR\_MODE: Algorithm will be set to CTR mode.

# 5. CG

# 5.1 Overview

The CG API provides a set of functions for using the TMPM46B CG modules as the following:

- Set up high-speed oscillators and input clock, set up the PLL.
- Select clock gear, prescaler clock, the PLL and oscillator.
- Set warm up timer and read the warm up result.
- Set up Low Power Consumption Modes.
- Switch among Normal Mode and Low Power Consumption Modes.
- Configure the interrupts for releasing standby modes, clear interrupt request.

This driver is contained in TX04\_Periph\_Driver\src\tmpm46b\_cg.c, with TX04\_Periph\_Driver\inc\tmpm46b\_cg.h containing the API definitions for use by applications.

The following symbols fosc, fpll, fc, fgear, fsys, fperiph, ΦT0 are used for kinds of clock in CG. Please refer to the clock system diagram in section "Clock System Block Diagram" of the datasheet for their meaning.

**EHCLKIN**: Clock input from the X1 pins

**EHOSC**: Output clock from the external high-speed oscillator **ELOSC**: Output clock from the external Low-speed oscillator

IHOSC: Output clock from the internal high-speed oscillator.(for SYS)

**FOSCHI**: Clock specified by CGOSCCR<HOSCON> **fosc**: Clock specified by CGOSCCR<OSCSEL>

fpll: Clock multiplied by PLL.

fc: Clock specified by CGPLLSEL<PLLSEL> (high-speed clock).

fgear: Clock specified by CGSYSCR<GEAR[2:0]>.

fsys: Clock specified by CGSYSCR<GEAR[2:0]>.(system clock)

fperiph: Clock specified by CGSYSCR<FPSEL[2:0]>.

**ΦΤ0**: Clock specified by CGSYSCR<PRCK[2:0]> (prescaler clock).

# **5.2 API Functions**

# 5.2.1 Function List

- void CG\_SetFgearLevel(CG\_DivideLevel *DivideFgearFromFc*)
- CG\_DivideLevel CG\_GetFgearLevel(void)
- void CG SetPhiT0Src(CG PhiT0Src PhiT0Src)
- CG\_PhiT0Src CG\_GetPhiT0Src(void)
- ◆ Result CG\_SetPhiT0Level(CG\_DivideLevel *DividePhiT0FromFc*)
- CG DivideLevel CG GetPhiT0Level(void)
- void CG\_SetSCOUTSrc(CG\_SCOUTSrc Source)
- ♦ CG SCOUTSrc CG GetSCOUTSrc(void)
- void CG SetWarmUpTime(CG WarmUpSrc Source, uint16 t Time)
- void CG\_StartWarmUp(void)
- WorkState CG\_GetWarmUpState(void)
- Result CG\_SetFPLLValue(CG\_FpllValue NewValue)
- ◆ CG\_FpllValue CG\_GetFPLLValue(void)
- Result CG\_SetPLL(FunctionalState NewState)
- FunctionalState CG\_GetPLLState(void)
- ◆ Result CG\_SetFosc(CG\_FoscSrc Source, FunctionalState *NewState*)
- void CG SetFoscSrc(CG FoscSrc Source)

- ♦ CG\_FoscSrc CG\_GetFoscSrc(void)
- FunctionalState CG\_GetFoscState(CG\_FoscSrc Source)
- void CG\_SetSTBYMode(CG\_STBYMode *Mode*)
- ♦ CG\_STBYMode CG\_GetSTBYMode(void)
- void CG\_SetPortKeepInStop2Mode(FunctionalState NewState)
- FunctionalState CG GetPortKeepInStop2Mode(void)
- Result CG SetFcSrc(CG FcSrc Source)
- CG\_FcSrc CG\_GetFcSrc(void)
- void CG SetProtectCtrl(FunctionalState NewState)
- void CG\_SetSTBYReleaseINTSrc(CG\_INTSrc INTSource,

CG\_INTActiveState ActiveState,

# FunctionalState NewState)

- ◆ CG\_INTActiveState CG\_GetSTBYReleaseINTState(CG\_INTSrc *INTSource*)
- void CG\_ClearINTReq(CG\_INTSrc INTSource)
- ◆ CG\_NMIFactor CG\_GetNMIFlag(void)
- FunctionalState CG\_GetIOSCFlashFlag(void)
- CG\_ResetFlag CG\_GetResetFlag(void)
- void CG\_SetADCClkSupply(FunctionalState NewState)
- void CG\_SetFcPeriphA(uint32\_t Periph, FunctionalState NewState)
- void CG\_SetFcPeriphB(uint32\_t Periph, FunctionalState NewState)
- void CG\_SetFs(FunctionalState *NewState*)

# 5.2.2 Detailed Description

The CG APIs can be broken into four groups by function:

- 1) One group of APIs are in charge of clock selection, such as:
  - CG\_SetFgearLevel(), CG\_GetFgearLevel(), CG\_SetPhiT0Src(), CG\_GetPhiT0Src(),
  - CG\_SetPhiT0Level(), CG\_GetPhiT0Level(), CG\_SetSCOUTSrc(),
  - CG\_GetSCOUTSrc(), CG\_SetWarmUpTime(), CG\_StartWarmUp(),
  - CG GetWarmUpState(),CG SetFPLLValue(), CG GetFPLLValue(),CG SetPLL(),
  - CG\_GetPLLState(), CG\_SetFosc(), CG\_SetFoscSrc(), CG\_GetFoscSrc(),
  - CG\_GetFoscState(),CG\_SetFcSrc(),CG\_GetFcSrc(),CG\_SetProtectCtrl().
- 2) The 2<sup>nd</sup> group of APIs handle settings of standby modes:
  - CG\_SetSTBYMode(), CG\_GetSTBYMode(),
  - CG\_SetPortKeepInStop2Mode(), CG\_GetPortKeepInStop2Mode().
- 3) The 3<sup>rd</sup> group of APIs handle settings of interrupts:
  - $CG\_SetSTBYReleaseINTSrc(),\ CG\_GetSTBYReleaseINTState(),\ CG\_ClearINTReq(),\ CG\_CleARIN$
- CG\_GetNMIFlag(), CG\_GetResetFlag().4) The other APIs control clock supply for peripherals:
  - CG\_SetADCClkSupply(), CG\_SetFcPeriphA(), CG\_SetFcPeriphB(),
  - CG\_GetIOSCFlashFlag(), CG\_SetFs().

# **5.2.3 Function Documentation**

# 5.2.3.1 CG SetFgearLevel

Set the dividing level between clock fgear and fc.

# **Prototype:**

void

CG\_SetFgearLevel(CG\_DivideLevel *DivideFgearFromFc*)

### **Parameters:**

DivideFgearFromFc: the divide level between fgear and fc

The value could be the following values:

CG\_DIVIDE\_1: fgear = fc

CG\_DIVIDE\_2: fgear = fc/2

CG\_DIVIDE\_4: fgear = fc/4
 CG\_DIVIDE\_8: fgear = fc/8
 CG\_DIVIDE\_16: fgear = fc/16

# **Description:**

This function will set the dividing level between clock fgear and fc.

### Return:

None

# 5.2.3.2 CG\_GetFgearLevel

Get the dividing level between fgear and fc.

# Prototype:

CG DivideLevel

CG\_GetFgearLevel(void)

### Parameters:

None

# **Description:**

This function will get the dividing level between fgear and fc. If the value "Reserved" is read from the register, the API will return **CG\_DIVIDE\_UNKNOWN**.

### Return:

The dividing level between clock fgear and fc.

The value returned can be one of the following values:

CG\_DIVIDE\_1: fgear = fc CG\_DIVIDE\_2: fgear = fc/2 CG\_DIVIDE\_4: fgear = fc/4 CG\_DIVIDE\_8: fgear = fc/8 CG\_DIVIDE\_16: fgear = fc/16

CG\_DIVIDE\_UNKNOWN: invalid data is read

# 5.2.3.3 CG SetPhiT0Src

Set fperiph for PhiT0.

# Prototype:

void

CG SetPhiT0Src(CG PhiT0Src PhiT0Src)

### Parameters:

PhiT0Src: Select PhiT0 source.

This parameter can be one of the following values:

> CG\_PHIT0\_SRC\_FGEAR means PhiT0 source is fgear.

> CG\_PHIT0\_SRC\_FC means PhiT0 source is fc.

# **Description:**

This function selects the source for PhiT0.

# Return:

None

# 5.2.3.4 CG\_GetPhiT0Src

Get the PhiT0 source.

#### Prototype:

CG\_PhiT0Src

CG\_GetPhiT0Src(void)

#### Parameters:

None

#### **Description:**

This function will get the PhiT0 source.

#### Return

CG\_PHIT0\_SRC\_FGEAR means PhiT0 source is fgear.

CG\_PHIT0\_SRC\_FC means PhiT0 source is fc.

# 5.2.3.5 CG\_SetPhiT0Level

Set the dividing level between PhiT0 (ΦT0) and fc.

### Prototype:

Result

CG\_SetPhiT0Level(CG\_DivideLevel *DividePhiT0FromFc*)

### Parameters:

**DividePhiT0FromFc**: divide level between PhiT0(ΦT0) and fc.

This parameter can be one of the following values:

- $\triangleright$  CG DIVIDE 1:  $\Phi$ T0 = fc
- $\rightarrow$  **CG\_DIVIDE\_2**:  $\Phi$ T0 = fc/2
- $\rightarrow$  CG\_DIVIDE\_4:  $\Phi$ T0 = fc/4
- ightharpoonup CG\_DIVIDE\_8:  $\Phi$ T0 = fc/8
- > **CG\_DIVIDE\_16**: ΦT0 = fc/16
- CG\_DIVIDE\_32: ΦT0 = fc/32
   CG DIVIDE 64: ΦT0 = fc/64
- > CG DIVIDE 128: ΦT0 = fc/128
- $\rightarrow$  CG\_DIVIDE\_126.  $\oplus$  TO = 1c/126  $\rightarrow$  CG\_DIVIDE\_256:  $\oplus$  TO = fc/256
- $\rightarrow$  **CG DIVIDE 512**:  $\Phi$ T0 = fc/512

# **Description:**

This function will set the dividing level of prescaler clock.

#### Return:

**SUCCESS** means the setting has been written to registers successfully. **ERROR** means the setting has not been written to registers.

# 5.2.3.6 CG GetPhiT0Level

Get the dividing level between clock ΦT0 and fc.

### Prototype:

CG\_DivideLevel

CG\_GetPhiT0Level(void)

#### Parameters:

None

# **Description:**

This function will get the dividing level of prescaler clock. If the value "Reserved" is read from the register, the API will return

CG\_DIVIDE\_UNKNOWN.

#### Return:

Dividing level between clock  $\Phi$ T0 and fc, the value will be one of the following:

CG\_DIVIDE\_1:  $\Phi T0 = fc$ CG\_DIVIDE\_2:  $\Phi T0 = fc/2$ CG\_DIVIDE\_4:  $\Phi T0 = fc/4$ CG\_DIVIDE\_8:  $\Phi T0 = fc/8$ CG\_DIVIDE\_16:  $\Phi T0 = fc/16$ CG\_DIVIDE\_32:  $\Phi T0 = fc/32$ CG\_DIVIDE\_64:  $\Phi T0 = fc/64$ 

**CG\_DIVIDE\_128**: ΦT0 = fc/128 **CG\_DIVIDE\_256**: ΦT0 = fc/256 **CG\_DIVIDE\_512**: ΦT0 = fc/512

**CG DIVIDE UNKNOWN:** invalid data is read.

# 5.2.3.7 CG\_SetSCOUTSrc

Set the clock source of SCOUT output.

# **Prototype:**

void

CG\_SetSCOUTSrc(CG\_SCOUTSrc Source)

#### Parameters:

Source: select clock source of SCOUT.

This parameter can be one of the following values:

- ➤ CG\_SCOUT\_SRC\_FS: SCOUT source is set to fs.
- > CG\_SCOUT\_SRC\_FSYS\_DIVIDE\_8: SCOUT source is set to fsys/8.
- > CG\_SCOUT\_SRC\_FSYS\_DIVIDE\_4: SCOUT source is set to fsys/4.
- > CG SCOUT SRC FOSC: SCOUT source is set to fosc.

# **Description:**

This function will set the clock source of SCOUT output.

# Return:

None

# 5.2.3.8 CG\_GetSCOUTSrc

Get the clock source of SCOUT output.

# **Prototype:**

**SCOUTSrc** 

CG\_GetSCOUTSrc(void)

#### Parameters:

None

### **Description:**

This function will get the clock source of SCOUT output.

#### Return:

The clock source of SCOUT output:

- > CG\_SCOUT\_SRC\_FS: SCOUT source is fs.
- > CG SCOUT SRC FSYS DIVIDE 8: SCOUT source is set to fsys/8.
- ➤ CG\_SCOUT\_SRC\_FSYS\_DIVIDE\_4: SCOUT source is set to fsys/4.
- > CG\_SCOUT\_SRC\_FSYS: SCOUT source is set to fsys.

# 5.2.3.9 CG\_SetWarmUpTime

Set the warm up time.

#### Prototype:

void

CG\_SetWarmUpTime(CG\_WarmUpSrc **Source**, uint16 t **Time**)

#### Parameters:

**Source**: select source of warm-up counter.

- > CG\_WARM\_UP\_SRC\_OSC\_INT\_HIGH: internal high-speed oscillator is selected as timer source.
- > CG\_WARM\_UP\_SRC\_OSC\_EXT\_HIGH: external high-speed oscillator is selected as timer source.
- CG\_WARM\_UP\_SRC\_OSC\_EXT\_LOW: external low-speed oscillator is selected as timer source.

#### Time

Number of warm-up cycle. It is between 0x0000 and 0xFFFFU.

### **Description:**

This function will set the warm-up time and warm-up counter. And the formula is as the following:

Number of warm-up cycle = (warm-up time to set ) / (input frequency cycle(s)).

Example of calculating register value for warm-up time:

/\* When using high-speed oscillator 10MHz, and set warm-up time 5ms. \*/
So value = (warm-up time to set ) / (input frequency cycle(s)) = 5ms /
(1/10MHz) = 5000cycle = 0xC350.
Round lower 4 bit off, set 0xC35 to CGOSCCR<WUPT[11:0]>

# Return:

None.

# 5.2.3.10 CG\_StartWarmUp

Start operation of warm up timer for oscillator.

### Prototype:

void

CG\_StartWarmUp(void)

#### Parameters:

None

### **Description:**

This function will start the warm up timer.

#### Return:

None

# 5.2.3.11 CG\_GetWarmUpState

Check whether warm up is completed or not.

### Prototype:

WorkState

CG\_GetWarmUpState(void)

#### **Parameters:**

None

### **Description:**

This function will check that warm-up operation is in progress or finished.

### Example of using warm-up timer:

CG\_SetWarmUpTime(CG\_WARM\_UP\_SRC\_OSC\_EXT\_HIGH, 0x32);

/\* start warm up \*/

CG\_StartWarmUp();

/\* check warm up is finished or not\*/

While( CG\_GetWarmUpState() == BUSY);

### Return:

Warm up state:

**DONE**: means warm-up operation is finished. **BUSY**: means warm-up operation is in progress.

# 5.2.3.12 CG\_SetFPLLValue

Set PLL multiplying value

### Prototype:

Result

CG\_SetFPLLValue(uint32\_t *NewValue*)

# Parameters:

# NewValue:

CG\_8M\_MUL\_4\_FPLL:

Input clock 8MHz, output clock 32MHz (4 multiplying)

CG 8M MUL 5 FPLL:

Input clock 8MHz, output clock 40MHz (5 multiplying)

CG\_8M\_MUL\_6\_FPLL:

Input clock 8MHz, output clock 48MHz (6 multiplying)

CG\_8M\_MUL\_8\_FPLL:

Input clock 8MHz, output clock 64MHz (8 multiplying)

CG\_8M\_MUL\_10\_FPLL:

Input clock 8MHz, output clock 80MHz (10 multiplying)

> CG\_8M\_MUL\_12\_FPLL:

Input clock 8MHz, output clock 96MHz (12 multiplying)

CG 10M MUL 4 FPLL:

Input clock 10MHz, output clock 40MHz (4 multiplying)

CG\_10M\_MUL\_5\_FPLL:

Input clock 10MHz, output clock 50MHz (5 multiplying)

CG\_10M\_MUL\_6\_FPLL:

Input clock 10MHz, output clock 60MHz (6 multiplying)

> CG\_10M\_MUL\_8\_FPLL:

Input clock 10MHz, output clock 80MHz (8 multiplying)

CG 10M MUL 10 FPLL:

Input clock 10MHz, output clock 100MHz (10 multiplying)

➤ CG 10M MUL 12 FPLL:

Input clock 10MHz, output clock 120MHz (12 multiplying)

CG\_12M\_MUL\_4\_FPLL:

Input clock 12MHz, output clock 48MHz (4 multiplying)

> CG\_12M\_MUL\_5\_FPLL:

Input clock 12MHz, output clock 60MHz (5 multiplying)

➤ CG 12M MUL 6 FPLL:

Input clock 16MHz, output clock 72MHz (6 multiplying)

CG\_12M\_MUL\_8\_FPLL:

Input clock 12MHz, output clock 96MHz (8 multiplying)

> CG\_12M\_MUL\_10\_FPLL:

Input clock 12MHz, output clock 120MHz (10 multiplying)

> CG\_16M\_MUL\_4\_FPLL:

Input clock 16MHz, output clock 64MHz (4 multiplying)

CG\_16M\_MUL\_5\_FPLL:

Input clock 16MHz, output clock 90MHz (5 multiplying)

#### **Description:**

This function sets PLL multiplying value.

Return:

SUCCESS: operation is finished successfully.

**ERROR**: operation is not done.

### 5.2.3.13 CG GetFPLLValue

Get the value of PLL setting.

# **Prototype:**

uint32 t

CG\_GetFPLLValue(void)

#### Parameters:

None

#### **Description:**

This function will get the PLL multiplying value.

If the other value is read from the register, it means the value is reserved.

#### Return:

The source of PLL multiplying value

CG\_8M\_MUL\_4\_FPLL:

Input clock 8MHz, output clock 32MHz (4 multiplying)

CG\_8M\_MUL\_5\_FPLL:

Input clock 8MHz, output clock 40MHz (5 multiplying)

CG\_8M\_MUL\_6\_FPLL:

Input clock 8MHz, output clock 48MHz (6 multiplying)

CG\_8M\_MUL\_6\_FPLL:

Input clock 8MHz, output clock 48MHz (6 multiplying)

CG 8M MUL 8 FPLL:

Input clock 8MHz, output clock 64MHz (8 multiplying)

CG\_8M\_MUL\_10\_FPLL:

Input clock 8MHz, output clock 80MHz (10 multiplying)

CG\_8M\_MUL\_12\_FPLL:

Input clock 8MHz, output clock 96MHz (12 multiplying)

> CG\_10M\_MUL\_4\_FPLL:

Input clock 10MHz, output clock 40MHz (4 multiplying)

> CG\_10M\_MUL\_5\_FPLL:

Input clock 10MHz, output clock 50MHz (5 multiplying)

> CG\_10M\_MUL\_6\_FPLL:

Input clock 10MHz, output clock 60MHz (6 multiplying)

CG\_10M\_MUL\_8\_FPLL:

Input clock 10MHz, output clock 80MHz (8 multiplying)

> CG 10M MUL 10 FPLL:

Input clock 10MHz, output clock 100MHz (10 multiplying)

> CG 10M MUL 12 FPLL:

Input clock 10MHz, output clock 120MHz (12 multiplying)

> CG 12M MUL 4 FPLL:

Input clock 12MHz, output clock 48MHz (4 multiplying)

➤ CG\_12M\_MUL\_5\_FPLL:

Input clock 12MHz, output clock 60MHz (5 multiplying)

➤ CG 12M MUL 6 FPLL:

Input clock 16MHz, output clock 72MHz (6 multiplying)

> CG\_12M\_MUL\_8\_FPLL:

Input clock 12MHz, output clock 96MHz (8 multiplying)

> CG\_12M\_MUL\_10\_FPLL:

Input clock 12MHz, output clock 120MHz (10 multiplying)

> CG\_16M\_MUL\_4\_FPLL:

Input clock 16MHz, output clock 64MHz (4 multiplying)

> CG 16M MUL 5 FPLL:

Input clock 16MHz, output clock 90MHz (5 multiplying)

### 5.2.3.14 CG SetPLL

Enable or disable the PLL circuit.

# **Prototype:**

Result

CG\_SetPLL(FunctionalState *NewState*)

#### Parameters:

### NewState:

ENABLE: to enable the PLL circuit.

DISABLE: to disable the PLL circuit.

### **Description:**

This function will enable or disable the PLL circuit as the input parameter.

#### Return:

**SUCCESS**: operation is finished successfully.

ERROR: operation is not done.

# 5.2.3.15 CG\_GetPLLState

Get the state of PLL circuit.

#### Prototype:

FunctionalState

CG\_GetPLLState(void)

#### Parameters:

None

#### **Description:**

This function will get the state of PLL circuit.

#### Return:

The state of PLL

**ENABLE:** PLL is enabled. **DISABLE:** PLL is disabled.

# 5.2.3.16 CG\_SetFosc

Enable or disable high-speed oscillator (fosc).

### Prototype:

Result

CG SetFosc(CG FoscSrc Source,

FunctionalState NewState)

#### Parameters:

Source: select clock source of fosc.

This parameter can be one of the following values:

CG\_FOSC\_OSC\_EXT: external high-speed oscillator is selected,
 CG\_FOSC\_OSC\_INT: internal high-speed oscillator is selected.

#### NewState

**ENABLE**: to enable the high-speed oscillator.

➤ **DISABLE**: to disable the high-speed oscillator.

# **Description:**

This function will enable or disable the high-speed oscillator as the input parameter.

### Return:

**SUCCESS**: operation is finished successfully.

**ERROR**: operation is not done.

# 5.2.3.17 CG\_SetFoscSrc

Set the source of high-speed oscillation (fosc).

### Prototype:

void

CG SetFoscSrc(CG FoscSrc Source)

#### Parameters:

Source: select source for fosc.

This parameter can be one of the following values:

- > CG\_FOSC\_OSC\_EXT: external high-speed oscillator is selected,
- > CG\_FOSC\_CLKIN\_EXT: external clock input is selected.
- > CG\_FOSC\_OSC\_INT: internal high-speed oscillator is selected.

# **Description:**

This function will set the source for high-speed oscillation (fosc).

#### Return:

None

# 5.2.3.18 CG\_GetFoscSrc

Get the source of the high-speed oscillator.

#### **Prototype:**

CG\_FoscSrc

CG\_GetFoscSrc(void)

#### Parameters:

None

### **Description:**

This function will get the source of the high-speed oscillator.

#### Return:

The source of fosc

CG\_FOSC\_OSC\_EXT: external high-speed oscillator is selected,

**CG\_FOSC\_CLKIN\_EXT**: external clock input is selected.

CG\_FOSC\_OSC\_INT: internal high-speed oscillator is selected.

# 5.2.3.19 CG GetFoscState

Get the state of the high-speed oscillator.

#### Prototype:

**FunctionalState** 

CG\_GetFoscState(CG\_FoscSrc Source)

### Parameters:

Source: select source for fosc.

- > CG\_FOSC\_OSC\_EXT: external high-speed oscillator is selected,
- > CG\_FOSC\_OSC\_INT: internal high-speed oscillator is selected.

# **Description:**

This function will get the state of the high-speed oscillator.

Return:

The state of fosc

**ENABLE**: fosc is enabled. **DISABLE**: fosc is disabled.

# 5.2.3.20 CG SetSTBYMode

Set the standby mode.

# Prototype:

void

CG\_SetSTBYMode(CG\_STBYMode *Mode*)

#### Parameters:

**Mode**: the low power consumption mode, the description of each value is as the following:

- ➤ CG\_STBY\_MODE\_STOP1: STOP1 mode. All the internal circuits including the internal oscillator are brought to a stop.
- ➤ CG\_STBY\_MODE\_STOP2: STOP2 mode. This mode halts main voltage supply, retaining some function operation.
- > CG\_STBY\_MODE\_IDLE: IDLE mode. Only CPU stop in this mode.

# **Description:**

This function will change the setting of the standby mode to enter when using standby instruction.

#### Return:

None

### 5.2.3.21 CG\_GetSTBYMode

Get the standby mode.

#### **Prototype:**

CG\_STBYMode

CG\_GetSTBYMode(void)

### Parameters:

None

### **Description:**

This function will get the setting of standby mode.

If the value "Reserved" is read, "CG\_STBY\_MODE\_UNKNOWN" will be returned.

#### Return:

The low power mode:

CG\_STBY\_MODE\_STOP1: STOP1 mode.
CG\_STBY\_MODE\_STOP2: STOP2 mode
CG\_STBY\_MODE\_IDLE: IDLE mode

**CG\_STBY\_MODE\_UNKNOWN**: Invalid data is read.

# 5.2.3.22 CG\_SetPortKeepInStop2Mode

Enables or disables to keep IO control signal in stop2 mode

### Prototype:

void

CG\_SetPortKeepInStop2Mode(FunctionalState *NewState*)

### Parameters:

# NewState:

DISABLE: <PTKEEP>=0ENABLE: <PTKEEP>=1

For the detailed state of port corresponding to "<PTKEEP>=0" or "<PTKEEP>=1", please refer to the table "Pin Status in the STOP1/STOP2 Mode" in the datasheet.

# **Description:**

This function enables or disables to keep IO control signal in stop2 mode.

#### Return:

None

# 5.2.3.23 CG\_GetPortKeepInStop2Mode

Get the pin status in stop2 mode

### Prototype:

**FunctionalState** 

CG GetPinStateInStopMode(void)

### Parameters:

None

### **Description:**

This function will get the status of IO control signal in stop2 mode.

#### Return:

The port keeps in stop2 mode DISABLE: <PTKEEP>=0 ENABLE: <PTKEEP>=1

# 5.2.3.24 CG SetFcSrc

Set the clock source of fc

#### Prototype:

Result

CG\_SetFcSrc(CG\_FcSrc Source)

### Parameters:

Source: the source for fc

This parameter can be one of the following values:

CG\_FC\_SRC\_FOSC : fc source will be set to fosc
 CG\_FC\_SRC\_FPLL: fc source will be set to fpll

### **Description:**

This function will set the clock source of fc.

#### Return:

**SUCCESS**: set clock souce for fc successfully **ERROR**: clock source of fc is not changed.

# 5.2.3.25 CG\_GetFcSrc

Get the clock source of fc.

### Prototype:

CG FcSrc

CG\_GetFosc(void)

### Parameters:

None

#### **Description:**

This function will get the clock source of fc.

#### Return:

The clock source of fc

The value returned can be one of the following values:

CG\_FC\_SRC\_FOSC: fc source is set to fosc. CG\_FC\_SRC\_FPLL: fc source is set to fpll.

# 5.2.3.26 CG\_SetProtectCtrl

Enable or disable to protect CG registers.

# Prototype:

void

CG\_SetProtectCtrl(FunctionalState *NewState*)

### Parameters:

#### NewState

➤ **DISABLE:** < CGPROTECT>= Except 0xC1 (Register write disable)

➤ ENABLE: < CGPROTECT>=0xC1 (Register write enable)

#### **Description:**

This function enables or disables CG registers to be written.

#### Return:

None

# 5.2.3.27 CG\_SetSTBYReleaseINTSrc

Set the INT source for releasing low power mode.

#### Prototype:

voic

CG\_SetSTBYReleaseINTSrc(CG\_INTSrc *INTSource*, CG\_INTActiveState *ActiveState*,

### FunctionalState *NewState*)

#### Parameters:

INTSource: select the INT source for releasing standby mode

This parameter can be one of the following values:

- CG\_INT\_SRC\_1 : INT1
- CG\_INT\_SRC\_2 : INT2
- CG\_INT\_SRC\_7: INT7
- CG\_INT\_SRC\_8: INT8
- CG\_INT\_SRC\_D: INTD
- > CG\_INT\_SRC\_E: INTE
- > CG\_INT\_SRC\_F: INTF
- ➤ CG\_INT\_SRC\_RTC : INTRTC

ActiveState: select the active state for release trigger.

For CG INT SRC RTC, this parameter can only be

> CG\_INT\_ACTIVE\_STATE\_FALLING: active on falling edge

For the other interrupt source, this parameter can be one of the following values:

- ➤ CG\_INT\_ACTIVE\_STATE\_L: active on low level
- > CG\_INT\_ACTIVE\_STATE\_H: active on high level
- CG\_INT\_ACTIVE\_STATE\_FALLING: active on falling edge
- > CG\_INT\_ACTIVE\_STATE\_RISGING: active on rising edge
- ➤ CG\_INT\_ACTIVE\_STATE\_BOTH\_EDGES: active on both edges

### NewState: enable or disable this release trigger

This parameter can be one of the following values:

- **ENABLE**: clear standby mode when the interrupt occurs and the condition of active state is matched.
- DISABLE: do not clear standby mode even though the interrupt occurs and the condition of active state is matched.

# **Description:**

This function will set the INT source for releasing standby mode.

### Return:

None

# 5.2.3.28 CG\_GetSTBYReleaseINTState

Get the active state of INT source for standby clear request.

### Prototype:

CG INT ActiveState

CG GetSTBYReleaseINTSrc(CG INTSrc INTSource)

#### Parameters:

INTSource: select the release INT source

This parameter can be one of the following values:

CG\_INT\_SRC\_1, CG\_INT\_SRC\_2, CG\_INT\_SRC\_7, CG\_INT\_SRC\_8, CG\_INT\_SRC\_D, CG\_INT\_SRC\_E, CG\_INT\_SRC\_F, CG\_INT\_SRC\_RTC.

#### Description:

This function will get the active state of INT source for standby clear request.

#### Return:

Active state of the input INT

The value returned can be one of the following values:

CG\_INT\_ACTIVE\_STATE\_FALLING: active on falling edge

CG\_INT\_ACTIVE\_STATE\_RISING: active on rising edge

CG\_INT\_ACTIVE\_STATE\_BOTH\_EDGES: active on both edges

CG\_INT\_ACTIVE\_STATE\_INVALID: invalid

# 5.2.3.29 CG\_ClearINTReq

Clears the input INT request.

### Prototype:

void

CG\_ClearINTReq(CG\_INTSrc INTSource)

#### Parameters:

INTSource: select the release INT source.

This parameter can be one of the following values:

CG\_INT\_SRC\_1, CG\_INT\_SRC\_2, CG\_INT\_SRC\_7, CG\_INT\_SRC\_8, CG\_INT\_SRC\_D, CG\_INT\_SRC\_E, CG\_INT\_SRC\_F, CG\_INT\_SRC\_RTC.

### **Description:**

This function will clear the INT request for releasing standby mode.

#### Return:

None

# 5.2.3.30 CG\_GetNMIFlag

Get the NMI flag that shows who triggered NMI

#### Prototype:

CG NMI Factor

CG\_GetNMIFlag (void)

#### Parameters:

None

#### **Description:**

This function gets the NMI flag showing what triggered Non-maskable interrupt.

#### Return:

NMI value:

**WDT** (Bit 0) means generated from WDT.

**DetectLowVoltage** (Bit 2) only lower than the setting voltage when voltage decreasing.

# 5.2.3.31 CG\_GetIOSCFlashFlag

Get the flag for stopping of the internal high-speed oscillator or writing to the flash memory.

### Prototype:

**FunctionalState** 

CG\_GetIOSCFlashFlag(void)

#### Parameters:

None

# **Description:**

This function gets the flag for stopping of the internal high-speed oscillator or writing to the flash memory.

### \*Note:

For programing into the Flash memory after entering into Normal mode from Stop2 mode, it is required to confirm that CGRSTFLG<OSCFLF> is read as "1".

#### Return:

Flag for stopping of the internal high-speed oscillator or writing to the flash memory:

**ENABLE:** Can stop the internal high-speed oscillator and write to the flash memory.

**DISABLE:** Can't stop the internal high-speed oscillator and write to the flash memory.

# 5.2.3.32 CG\_GetResetFlag

Get the reset flag that shows the trigger of reset and clear the reset flag

# Prototype:

CG ResetFlag

CG\_GetResetFlag(void)

#### Parameters:

None

# **Description:**

This function gets the reset flag showing what triggered reset.

### Return:

Reset flag:

PinReset (Bit0) Reset by power on reset

WDTReset (Bit 2) means reset from WDT.

STOP2Reset(Bit3) means reset flag by STOP2 mode release

**DebugReset** (Bit 4) means reset from SYSRESETREQ.

LVDReset (Bit6) Rest by LVD

# 5.2.3.33 CG\_SetADCClkSupply

Enable or disable supplying clock fsys for ADC.

# Prototype:

void

CG SetADCClkSupply(FunctionalState NewState)

#### **Parameters:**

**NewState**: New state of clock fsys supply setting for ADC.

This parameter can be one of the following values:

> ENABLE: Enable ADC clock suppply

DISABLE: Disable ADC clock suppply

### **Description:**

This function will enable or disable supplying clock fsys for ADC.

#### Return:

None

# 5.2.3.34 CG SetFcPeriphA

Enable or disable supplying clock fsys to peripheries.

# Prototype:

void

CG SetFcPeriphA(uint32 t Periph,

FunctionalState NewState)

#### Parameters:

Periph: The target peripheral that CG supplies clock fc for

This parameter can be one of the following values or their combination:

- > CG\_FC\_PERIPH\_PORTA: Clock control for PORT A
- > CG FC PERIPH PORTB: Clock control for PORT B
- ➤ CG\_FC\_PERIPH\_PORTC: Clock control for PORT C
- > CG\_FC\_PERIPH\_PORTD: Clock control for PORT D
- > CG\_FC\_PERIPH\_PORTE: Clock control for PORT E
- > CG\_FC\_PERIPH\_PORTF: Clock control for PORT F
- > CG\_FC\_PERIPH\_PORTG: Clock control for PORT G
- CG\_FC\_PERIPH\_PORTH: Clock control for PORT H
   CG\_FC\_PERIPH\_PORTJ: Clock control for PORT J
- > CG FC PERIPH PORTK: Clock control for PORT K
- > CG FC PERIPH PORTL: Clock control for PORT L
- > CG FC PERIPH TMRB0: Clock control for TMRB0
- > CG FC PERIPH TMRB1: Clock control for TMRB1
- ➤ CG\_FC\_PERIPH\_TMRB2: Clock control for TMRB2
- > CG\_FC\_PERIPH\_TMRB3: Clock control for TMRB3
- ➤ CG\_FC\_PERIPH\_TMRB4: Clock control for TMRB4
- CG\_FC\_PERIPH\_TMRB5: Clock control for TMRB5
- > CG\_FC\_PERIPH\_TMRB6: Clock control for TMRB6
- ➤ CG\_FC\_PERIPH\_TMRB7: Clock control for TMRB7
- ➤ CG\_FC\_PERIPH\_MPT0: Clock control for MPT0
- CG\_FC\_PERIPH\_MPT1: Clock control for MPT1
   CG\_FC\_PERIPH\_MPT2: Clock control for MPT2
- > CG FC PERIPH MPT3: Clock control for MPT3
- > CG\_FC\_PERIPH\_TRACE: Clock control for TRACE
- > CG\_FC\_PERIPHA\_ALL: ALL clock control

#### NewState

- **ENABLE**: Enable supplying clock fsys to peripheries.
- > **DISABLE**: Disable supplying clock fsys to peripheries.

### **Description:**

This function enables or disables supplying clock fsys to peripheries

#### Return:

None

# 5.2.3.35 CG\_SetFcPeriphB

Enable or disable supplying clock fsys to peripheries.

### Prototype:

void

CG\_SetFcPeriphB(uint32\_t Periph,

FunctionalState NewState)

#### Parameters:

Periph: The target peripheral that CG supplies clock fc for

This parameter can be one of the following values or their combination:

- > CG\_FC\_PERIPH\_SIO\_UART0: Clock control for SIO/UART0
- > CG\_FC\_PERIPH\_SIO\_UART1: Clock control for SIO/UART1
- ➤ CG FC PERIPH SIO UART2: Clock control for SIO/UART2
- ➤ CG\_FC\_PERIPH\_SIO\_UART3: Clock control for SIO/UART3
- > CG\_FC\_PERIPH\_UART0: Clock control for UART0
- CG\_FC\_PERIPH\_UART1: Clock control for UART1
- > CG\_FC\_PERIPH\_I2C0: Clock control for I2C0
- ➤ CG\_FC\_PERIPH\_I2C1: Clock control for I2C1
- > CG\_FC\_PERIPH\_I2C2: Clock control for I2C2
- ➤ CG\_FC\_PERIPH\_SSP0: Clock control for SSP0
- CG\_FC\_PERIPH\_SSP1: Clock control for SSP1
   CG FC PERIPH SSP2: Clock control for SSP2
- > CG\_FC\_FERIPH\_SSF2. Clock control for SSF2
- > CG\_FC\_PERIPH\_DMACA: Clock control for DMAC A
- > CG\_FC\_PERIPH\_DMACB: Clock control for DMAC B
- > CG FC PERIPH DMACC: Clock control for DMAC C
- ➤ CG\_FC\_PERIPH\_DMAIF: Clock control for DMACIF
- > CG\_FC\_PERIPH\_ADC: Clock control for ADC
- > CG FC PERIPH WDT: Clock control for WDT
- > CG\_FC\_PERIPH\_MLA: Supplies the clock to MLA
- > CG FC PERIPH ESG: Supplies the clock to ESG
- > CG\_FC\_PERIPH\_SHA: Supplies the clock to SHA
- > CG FC PERIPH AES: Supplies the clock to AES
- > CG\_FC\_PERIPHB\_ALL: ALL clock control

#### NewState

- **ENABLE**: Enable supplying clock fsys to peripheries.
- ➤ **DISABLE**: Disable supplying clock fsys to peripheries.

### **Description:**

This function enables or disables supplying clock fsys to peripheries

### Return:

None

# 5.2.3.36 CG\_SetFs

Enable or disable external low-speed oscillator (fs) for RTC.

#### Prototype:

void

CG\_SetFs(FunctionalState NewState)

#### Parameters:

NewState

**ENABLE**: to enable external low-speed oscillator for RTC.

> **DISABLE**: to disable external low-speed oscillator for RTC.

### **Description:**

This enables or disables external low-speed oscillator (fs) for RTC.

#### Return:

None

# 5.2.4 Data Structure Description

# 5.2.4.1 CG NMIFactor

### Data Fields:

uint32\_t

**All** specifies CGNMI source generation state.

### Bit Fields:

uint32 t

**WDT**(Bit 0) means generated from WDT.

uint32 t

Reserved0 (Bit 1) Reserved

uint32 t

**DetectLowVoltage**(Bit 2) means generated when detect low voltage by LVD.

uint32 t

Reserved1 (Bit3~bit31) Reserved

# 5.2.4.2 CG\_ResetFlag

### Data Fields:

uint32 t

All specifies CG reset source.

#### Bit Fields:

uint32\_t

ResetPin(Bit0) Reset from RESET pin

uint32\_t

**OSCFLF**(Bit1) Flag for stopping of the internal high-speed oscillator or writing to the flash memory

uint32 t

WDTReset(Bit2) Reset from WDT

uint32\_t

STOP2Reset(Bit3) Reset flag by STOP2 mode release

uint32 t

DebugReset(Bit4) Reset from SYSRESETREQ

uint32\_t

Reserved0(Bit5) Reserved

uint32\_t

**LVDReset**(Bit6) Rest by LVD

uint32\_t

Reserved1(Bit7~Bit31) Reserved

# 6. ESG

# 6.1 Overview

TOSHIBA TMPM46B has the entropy seed generator (ESG).

The entropy seed generator (ESG) is a circuit that generates a 512-bit entropy seed using a ring oscillator.

All driver APIs are contained in /Libraries/TX04\_Periph\_Driver/src/tmpm46b\_esg.c, with /Libraries/TX04\_Periph\_Driver/inc/tmpm46b\_esg.h containing the macros, data types, structures and API definitions for use by applications.

# 6.2 API Functions

# 6.2.1 Function List

- Result ESG\_Startup(void);
- Result ESG\_SetLatchTiming(ESG\_LatchTiming Value);
- uint32\_t ESG\_GetLatchTiming(void);
- Result ESG SetFintiming(uint16 t Fintming);
- uint16\_t ESG\_GetFintiming(void);
- Result ESG\_ClrInt(void);
- FunctionalState ESG\_GetIntStatus(void);
- void ESG\_IPReset(void);
- ◆ ESG\_CalculationStatus ESG\_GetCalculationStatus(void);
- void ESG\_GetResult(uint32\_t Seed[16U]);

# 6.2.2 Detailed Description

Functions listed above can be divided into three parts:

- ESG setting by ESG\_SetLatchTiming(), ESG\_GetLatchTiming(), ESG\_SetFintiming(), ESG\_GetFintiming(), ESG\_CIrInt(), ESG\_GetInStatus(), ESG\_IPReset(), ESG\_GetCalculationStatus() functions.
- 2) ESG module work or stop ESG\_Startup() funcition.
- 3) Read data form register by ESG\_GetResult() function.

# 6.2.3 Function Documentation

# 6.2.3.1 ESG\_Startup

Startup ESG operation.

#### Prototype:

Result

ESG Startup(void)

#### Parameters:

None

#### **Description:**

This function will startup ESG operation.

#### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

# 6.2.3.2 ESG\_SetLatchTiming

Set Entropy seed latch timing.

#### Prototype:

Result

ESG\_SetLatchTiming(ESG\_LatchTiming Value)

Parameters:

Value: The latch timing for ESG

# **Description:**

This function will set Entropy seed latch timing.

Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

# 6.2.3.3 ESG\_GetLatchTiming

Get Entropy seed latch timing.

#### Prototype:

uint32 t

ESG\_GetLatchTiming(void)

#### Parameters:

none

### **Description:**

This function will get Entropy seed latch timing.

#### Return:

The value of entropy seed latch timing.

# 6.2.3.4 ESG\_SetFintiming

Set Entropy seed output timing.

### Prototype:

Result

ESG\_SetFintiming(uint16\_t Fintming)

### Parameters:

Fintming: the value of entropy seed output timing

#### **Description:**

This function will set Entropy seed output timing.

### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

# 6.2.3.5 ESG\_GetFintiming

Get Entropy seed output timing.

### Prototype:

uint16\_t

ESG\_GetFintiming(void)

### Parameters:

none

### **Description:**

This function will get Entropy seed output timing.

#### Return:

The value of entropy seed output timing.

# 6.2.3.6 ESG\_CIrInt

Clear the ESG interrupt.

### Prototype:

Result

ESG\_CIrInt(void)

#### Parameters:

None

### **Description:**

This function will clear the ESG interrupt.

#### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

# 6.2.3.7 ESG GetIntStatus

Get the ESG interrupt status.

# Prototype:

FunctionalState

ESG\_GetIntStatus(void)

### Parameters:

None

#### **Description:**

This function will get the ESG interrupt status.

### Return:

**DISABLE** means no interrupt.

**ENABLE** means interrupt is occurred.

# 6.2.3.8 ESG\_IPReset

Reset ESG by peripheral function.

# Prototype:

void

ESG\_IPReset(void)

#### Parameters:

None

# **Description:**

This function will reset ESG by peripheral function.

#### Return:

None

# 6.2.3.9 ESG\_GetCalculationStatus

Get the calculation status.

### Prototype:

ESG\_CalculationStatus

ESG\_GetCalculationStatus(void)

#### Parameters:

None

### **Description:**

This function will get the calculation status.

#### Return:

**ESG\_CALCULATION\_COMPLETE** means calculation has completed. **ESG\_CALCULATION\_PROCESS** means calculation is in process.

# 6.2.3.10 ESG\_GetResult

Get the calculation result.

# Prototype:

void

ESG\_GetResult(uint32\_t Seed[16U])

#### Parameters:

**Seed[16U]**: A point that points to the value of calculation result.

# **Description:**

This function will get the calculation result.

### Return:

none

# 6.2.4 Data Structure Description

None

# 7. EXB

# 7.1 Overview

The TMPM46B has a built-in external bus interface to connect to external memory, I/Os, etc. This interface consists of an external bus interface circuit (EBIF), a chip selector (CS) and a wait controller.

The chip selector and wait controller designate mapping addresses in a 2-block address space and also control wait states and data bus widths (8- or 16-bit) in these space.

The external bus interface circuit (EBIF) controls the timing of external buses based on the chip selector and wait controller settings.

All driver APIs are contained in /Libraries/TX04\_Periph\_Driver/src/tmpm46b\_exb.c, with /Libraries/TX04\_Periph\_Driver/inc/tmpm46b\_exb.h containing the macros, data types, structures and API definitions for use by applications.

# 7.2 API Functions

# 7.2.1 Function List

- void EXB\_SetBusMode(uint8\_t BusMode);
- void EXB\_SetBusCycleExtension(uint8\_t Cycle);
- void EXB Enable(uint8 t ChipSelect);
- void EXB\_Disable(uint8\_t ChipSelect);
- void EXB\_Init(uint8\_t ChipSelect, EXB\_InitTypeDef\* InitStruct);

# 7.2.2 Detailed Description

Functions listed above can be divided into three parts:

1) Configure the EXB bus mode, bus cycle extension, data bus widths and the cycle of external buses based on the chip selector.

EXB\_SetBusMode(),EXB\_SetBusCycleExtension() and EXB\_Init().

2) Enable and disable control of EXB. EXB\_Enable(), EXB\_Disable().

# 7.2.3 Function Documentation

### 7.2.3.1 EXB SetBusMode

Set external bus mode for EXB.

# Prototype:

void

EXB\_SetBusMode(uint8\_t BusMode)

#### Parameters:

**BusMode**: select EXB bus mode. The value could be the following values:

> EXB\_BUS\_MULTIPLEX for multiplex bus mode.

# **Description:**

This function sets the bus mode for the external bus.

When **BusMode** is **EXB\_BUS\_MULTIPLEX**, the bus mode will be multiplex mode.

### Return:

None

# 7.2.3.2 EXB\_SetBusCycleExtension

Set the bus cycle to be double or quadruple.

### Prototype:

void

EXB\_SetBusCycleExtension(uint8\_t Cycle)

#### Parameters:

Cycle: Set the bus cycle to be double or quadruple.

The value could be the following values:

- **EXB\_CYCLE\_NONE**: EXB bus cycle will not be extended.
- **EXB CYCLE DOUBLE**: EXB bus cycle will be double.
- **EXB\_CYCLE\_QUADRUPLE**: EXB bus cycle will be quadruple.

### **Description:**

This function will set bus cycle extension for the setup cycles, wait cycles and recovery cycles of the bus timing, which can be double or quadruple.

#### Return:

None

# 7.2.3.3 EXB Enable

Enable the specified chip.

#### Prototype:

void

EXB\_Enable(uint8\_t ChipSelect)

### Parameters:

ChipSelect is the specified chip.

The value could be the following values:

- > EXB\_CS0: for chip 0
- > EXB\_CS1: for chip 1
- > EXB\_CS2: for chip 2
- > EXB\_CS3: for chip 3

### **Description:**

This function will enable the access to the specified chip.

#### Return:

None

# 7.2.3.4 EXB\_Disable

Disable the specified chip.

### Prototype:

void

EXB\_Disable(uint8\_t ChipSelect)

#### Parameters:

ChipSelect is the specified chip.

The value could be the following values:

EXB\_CS0: for chip 0
EXB\_CS1: for chip 1
EXB\_CS2: for chip 2
EXB\_CS3: for chip 3

# **Description:**

This function will disable the access to the specified chip.

#### Return:

None

# 7.2.3.5 EXB Init

Initialize the specified chip.

#### **Prototype:**

void

EXB\_Init (uint8\_t ChipSelect,

EXB InitTypeDef\* InitStruct)

#### Parameters:

ChipSelect is the specified chip.

The value could be the following values:

EXB\_CS0: for chip 0
EXB\_CS1: for chip 1
EXB\_CS2: for chip 2
EXB\_CS3: for chip 3

*InitStruct* is the structure containing basic EXB configuration including address space size, chip start address, data bus width , wait signal, wait function and the cycle of external buses. (Refer to "Data Structure Description" for details)

### **Description:**

This function will initialize the EXB interface for the specified chip.

# Return:

None

# 7.2.4 Data Structure Description

# 7.2.4.1 EXB\_InitTypeDef

#### **Data Fields:**

uint8\_t

AddrSpaceSize Set the address space size, which can be set as:

- **EXB 16M BYTE**: address space is 16Mbyte,
- **EXB\_8M\_BYTE**: address space is 8Mbyte,
- **EXB 4M BYTE**: address space is 4Mbyte,
- **EXB 2M BYTE**: address space is 2Mbyte,

- > EXB\_1M\_BYTE: address space is 1Mbyte,
- **EXB\_512K\_BYTE**: address space is 512Kbyte,
- **EXB\_256K\_BYTE**: address space is 256Kbyte,
- **EXB\_128K\_BYTE**: address space is 128Kbyte,
- **EXB\_64K\_BYTE**: address space is 64Kbyte.

#### uint8 t

StartAddr Set the start address. The max value is 0xFF.

#### uint8 t

BusWidth Set the data bus width, which can be set as:

- > EXB\_BUS\_WIDTH\_BIT\_8: data bus width is 8bit,
- **EXB BUS WIDTH BIT 16**: data bus width is 16bit.

#### EXB CyclesTypeDef

Cycles Set the cycle of external buses, which consists of following members: InternalWait, ReadSetupCycle, WriteSetupCycle, ALEWaitCycle (For multiplex bus mode only), ReadRecoveryCycle, WriteRecoveryCycle and ChipSelectRecoveryCycle. (Refer to "EXB\_CyclesTypeDef" for details)

# 7.2.4.2 EXB\_CyclesType Def

#### **Data Fields:**

uint8 t

InternalWait Set the internal wait, which can be set as:

- > EXB INTERNAL WAIT 0: 0 wait,
- > EXB INTERNAL WAIT 1: 1 wait,
- > EXB\_INTERNAL\_WAIT\_2: 2 waits,
- EXB\_INTERNAL\_WAIT\_3: 3 waits,
- > EXB\_INTERNAL\_WAIT\_4: 4 waits,
- EXB\_INTERNAL\_WAIT\_5: 5 waits,
- EXB\_INTERNAL\_WAIT\_6: 6 waits,EXB\_INTERNAL\_WAIT\_7: 7 waits,
- > EXB\_INTERNAL\_WAIT 8: 8 waits.
- > EXB INTERNAL WAIT 9: 9 waits,
- > EXB\_INTERNAL\_WAIT\_10: 10 waits,
- EXB\_INTERNAL\_WAIT\_11: 11 waits,
- > EXB\_INTERNAL\_WAIT\_12: 12 waits,
- > EXB\_INTERNAL\_WAIT\_13: 13 waits,
- **EXB\_INTERNAL\_WAIT\_15**: 15 waits.

**EXB INTERNAL WAIT 14**: 14 waits.

#### uint8 t

ReadSetupCycle Set the read setup cycle, which can be set as:

- > **EXB\_CYCLE\_0**: 0 cycle,
- EXB CYCLE 1: 1 cycle.
- > EXB CYCLE 2: 2 cycles,
- > EXB\_CYCLE\_4: 4 cycles.

#### uint8 t

WriteSetupCycle Set the write setup cycle, which can be set as:

- EXB\_CYCLE\_0: 0 cycle,
- EXB CYCLE 1: 1 cycle,
- > EXB\_CYCLE\_2: 2 cycles,
- > EXB CYCLE 4: 4 cycles.

### uint8\_t

ALEWaitCycle Set the ALE waits cycle for multiplex bus, which can be set as:

- > **EXB\_CYCLE\_0**: 0 cycle,
- EXB\_CYCLE\_1: 1 cycle,
- > EXB\_CYCLE\_2: 2 cycles,
- EXB CYCLE 4: 4 cycles.

#### uint8 t

ReadRecoveryCycle Set the read recovery cycle, which can be set as:

- > **EXB\_CYCLE\_0**: 0 cycle,
- > EXB\_CYCLE\_1: 1 cycle,
- > EXB\_CYCLE\_2: 2 cycles,
- > EXB\_CYCLE\_3: 3 cycles,
- > EXB\_CYCLE\_4: 4 cycles,
- > EXB\_CYCLE\_5: 5 cycles,
- EXB\_CYCLE\_6: 6 cycles,
- > EXB\_CYCLE\_8: 8 cycles.

#### uint8 t

WriteRecoveryCycle Set the write recovery cycle, which can be set as:

- EXB\_CYCLE\_0: 0 cycle,
- > EXB\_CYCLE\_1: 1 cycle,
- > EXB CYCLE 2: 2 cycles,
- > EXB CYCLE 3: 3 cycles,
- > EXB\_CYCLE\_4: 4 cycles,
- > EXB\_CYCLE\_5: 5 cycles,
- > EXB\_CYCLE\_6: 6 cycles,
- > EXB\_CYCLE\_8: 8 cycles.

#### uint8\_t

ChipSelectRecoveryCycle Set the chip select recovery cycle, which can be:

- > **EXB\_CYCLE\_0**: 0 cycle,
- EXB\_CYCLE\_1: 1 cycle,
- > EXB\_CYCLE\_2: 2 cycles,
- > EXB CYCLE 4: 4 cycles.

# 8. FC

# 8.1 Overview

TMPM46B device contains flash memory.

The size of flash is 1024Kbytes.

In on-board programming, the CPU is to execute software commands for rewriting or erasing the flash memory. Writing and erasing flash memory data are in accordance with the standard JEDEC commands. Besides it also provides the registers that are used to monitor the status of the flash memory and to indicate the protection status of each block, and activate security function.

The block configuration of flash memory please refers to the MCU data sheet.

This driver is contained in \Libraries\TX04\_Periph\_Driver\src\tmpm46b\_fc.c with \Libraries\TX04\_Periph\_Driver\inc\tmpm46b\_fc.h containing the API definitions for use by applications.

# 8.2 API Functions

# 8.2.1 Function List

- void FC SetSecurityBit(FunctionalState NewState)
- FunctionalState FC\_GetSecurityBit(void)
- WorkState FC\_GetBusyState(void)
- FunctionalState FC\_GetBlockProtectState(uint8\_t BlockNum)
- FunctionalState FC\_GetPageProtectState(uint8\_t PageNum)
- FunctionalState FC GetAbortState(void)
- uint32\_t FC\_GetSwapSize(void);
- uint32 t FC GetSwapState(void);
- void FC\_SelectArea(uint8\_t AreaNum, FunctionalState NewState);
- void FC\_SetAbortion(void):
- void FC\_ClearAbortion(void);
- void FC\_SetClkDiv(uint8\_t ClkDiv);
- void FC SetProgramCount(uint8 t ProgramCount);
- void FC\_SetEraseCounter(uint8\_t EraseCounter);
- FC\_Result FC\_ProgramBlockProtectState(uint8\_t BlockNum);
- ◆ FC\_Result FC\_ProgramPageProtectState(uint8\_t PageNum);
- FC\_Result FC\_EraseProtectState(void);
- FC\_Result FC\_WritePage(uint32\_t PageAddr, uint32\_t \* Data);
- ◆ FC Result FC EraseBlock(uint32 t *BlockAddr*):
- FC Result FC EraseArea(uint32 t AreaAddr);
- FC\_Result FC\_ErasePage(uint32\_t PageAddr);
- FC\_Result FC\_EraseChip(void);
- ◆ FC\_Result FC\_SetSwpsrBit(uint8\_t *BitNum*);
- uint32\_t FC\_GetSwpsrBitValue(uint8\_t BitNum);

# 8.2.2 Detailed Description

Functions listed above can be divided into five parts:

- 1) The security function restricts flash ROM data readout and debugging. FC\_SetSecurityBit(), FC\_GetSecurityBit().
- 2) The functions get the automatic operation status and each block protection status: FC\_GetBusyState(), FC\_GetBlockProtectState(), FC\_GetPageProtectState().
- 3) The functions change the protection status of each block:

FC\_ProgramBlockProtectState(),

FC\_ProgramPageProtectState(),

FC\_EraseProtectState().

4) Use automatic operation command of flash.

FC\_WritePage(), FC\_EraseBlock(), FC\_EraseChip(), FC\_EraseArea(), FC ErasePage(), FC SetSwpsrBit().

5) Others:

FC\_GetAbortState(), FC\_GetSwapSize(), FC\_GetSwapState(), FC\_SelectArea(), FC\_SetAbortion(), FC\_ClearAbortion(), FC\_SetClkDiv(), FC\_SetProgramCount(), FC\_SetEraseCounter(), FC\_GetSwpsrBitValue().

# 8.2.3 Function Documentation

# 8.2.3.1 FC\_SetSecurityBit

Set the value of SECBIT register.

# **Prototype:**

void

FC\_SetSecurityBit (FunctionalState NewState)

#### Parameters:

NewState: Select the state of SECBIT register.

This parameter can be one of the following values:

- > **DISABLE**: Protection function is not available.
- **ENABLE**: Protection function is available.

### **Description:**

- 1) All the protection bits (the FCPSRx register) used for the write/eraseprotection function are set to "1".
- 2) The FCSECBIT <SECBIT> bit is set to"1".

Only when the two conditions above are met at the same time, the security function that restricts flash ROM Data readout and debugging will be available. At this time, communication of JTAG/SW is prohibited, it means you can not use JTAG to debug, so please be careful when you want to use this API to set FCSECBIT<SEBIT> to "1".

The FCSECBIT <SECBIT> bit is set to "1" at a power-on reset right after power-on.

#### Return:

None

# 8.2.3.2 FC GetSecurityBit

Get the value of SECBIT register.

#### **Prototype:**

**FunctionalState** 

FC GetSecurityBit(void)

#### **Parameters:**

None

### **Description:**

This API is used to get the state of the SECBIT register. If the value of SECBIT <SECBIT> bit is"1", it returns **ENABLE**. If the value of SECBIT <SECBIT> bit is"0", it returns **DISABLE**.

#### Return:

State of SECBIT register.

**DISABLE**: Protection function is not available. **ENABLE**: Protection function is available.

# 8.2.3.3 FC GetBusyState

Get the status of the flash auto operation.

### **Prototype:**

WorkState

FC\_GetBusyState (void)

#### Parameters:

None

# **Description:**

When the flash memory is in automatic operation, it outputs "0" to indicate that it is busy. When the automatic operation is normally terminated, it returns to the ready state and outputs "1" to accept the next command.

#### Return:

Status of the flash automatic operation:

**BUSY**: Flash memory is in automatic operation.

**DONE**: Automatic operation is normally terminated. The next command can be sent and executed.

# 8.2.3.4 FC\_GetBlockProtectState

Get the specified block protection state

#### **Prototype:**

**FunctionalState** 

FC\_GetBlockProtectState(uint8\_t *BlockNum*).

#### Parameters:

**BlockNum**: The flash block number FC\_BLOCK\_1 to FC\_BLOCK\_31

#### **Description:**

Each protection bit represents the protection status of the corresponding block. When a bit is set to "1", it indicates that the block corresponding to the bit is protected. When the block is protected, it can't be written or erased. About the block configuration of the flash memory, please refer to overview.

#### Return:

Block protection status.

**DISABLE**: Block is unprotected **ENABLE**: Block is protected

# 8.2.3.5 FC\_GetPageProtectState

Get the page protection status.

### Prototype:

**FunctionalState** 

FC\_GetPageProtectState(uint8\_t PageNum)

#### Parameters:

PageNum: The flash page number
> FC\_PAGE\_0 to FC\_PAGE\_7

# **Description:**

Each protection bit represents the protection status of the corresponding page. When a bit is set to "1", it indicates that the page corresponding to the bit is protected. When the page is protected, it can't be written or erased. About the page configuration of the flash memory, please refer to overview.

#### Return:

Page protection status.

**DISABLE**: Page is unprotected **ENABLE**: Page is protected

# 8.2.3.6 FC\_GetAbortState

Get the status of the auto operation is aborted or not

# Prototype:

**FunctionalState** 

FC\_GetAbortState(void)

# Parameters:

None

#### **Description:**

Once the auto operation is aborted by FCCR<WEABORT>, "1" is set to this bit.

#### Return

The status of the auto operation is aborted or not:

**DISABLE**: The aborted is disabled **DONE**: The aborted is enabled

# 8.2.3.7 FC\_GetSwapSize

Get the swap size.

#### **Prototype:**

uint32\_t

FC\_GetSwapSize(void)

### Parameters:

None

### **Description:**

Get the swap size.

#### Return:

The swap size.

FC\_SWAP\_SIZE\_4K: The swap size is 4K bytes.
FC\_SWAP\_SIZE\_8K: The swap size is 8K bytes.
FC\_SWAP\_SIZE\_16K: The swap size is 16K bytes.
FC\_SWAP\_SIZE\_32K: The swap size is 32K bytes.
FC\_SWAP\_SIZE\_512: Area 0 swaps with 512K bytes.

# 8.2.3.8 FC GetSwapState

Get the swap state.

# Prototype:

uint32\_t

FC\_GetSwapState(void)

### Parameters:

None

### **Description:**

Get the swap state.

#### Return:

The swap state.

FC\_SWAP\_RELEASE: Release the swap. FC\_SWAP\_PROHIBIT: Setting is prohibited...

FC\_SWAPPING: In swapping.

FC\_SWAP\_INITIAL: Release the swap (Initial state).

# 8.2.3.9 FC\_SelectArea

Specifies an "area" in the Flash memory.

# Prototype:

void

FC\_SelectArea(uint8\_t AreaNum,

FunctionalState NewState)

#### Parameters:

AreaNum: The flash area number

FC\_AREA\_0, FC\_AREA\_1, FC\_AREA\_ALL

**NewState**: Specify area state.

This parameter can be one of the following values:

> ENABLE: Select the area.

DISABLE: Unselect the area.

### **Description:**

Specifies an "area" in the Flash memory that is targeted by Flash memory operation command

#### Return:

None

# 8.2.3.10 FC SetAbortion

Set abortion of auto operation command.

### Prototype:

void

FC\_SetAbortion(void)

#### Parameters:

None

# **Description:**

Set abortion of auto operation command.

#### Return:

None

# 8.2.3.11 FC\_ClearAbortion

Clear FCSR<WEABORT> to "0" command.

#### Prototype:

void

FC\_ClearAbortion(void)

#### Parameters:

None

# **Description:**

Clear FCSR<WEABORT> to "0" command.

#### Return:

None

# 8.2.3.12 FC\_SetClkDiv

Set Frequency division ratio to change the clock.

# **Prototype:**

void

FC\_SetClkDiv(uint8\_t ClkDiv)

#### Parameters:

ClkDiv: The divisor of the system clockFC Clk Div 1 to FC Clk Div 32

### **Description:**

Set Frequency division ratio to change the clock (WCLK: fsys/(DIV+1))n automatic operation to 8 to 12MHz.

# Return:

None

# 8.2.3.13 FC\_SetProgramCount

Set the number of counts that makes a programming time (CNT/WCLK) by automatic program execution command

### Prototype:

void

FC\_SetProgramCount(uint8\_t ProgramCount)

#### Parameters:

*ProgramCount*: the counter of the divided system clock for flash program ➤ FC\_PROG\_CNT\_250, FC\_PROG\_CNT\_300, FC\_PROG\_CNT\_350.

#### **Description:**

Set the number of counts that makes a programming time (CNT/WCLK) by automatic program execution command be within the range of 20 to 40 µsec.

#### Return:

None

### 8.2.3.14 FC SetEraseCounter

Set the number of counts until erase time (CNT/WCLK) will be 100 ~ 130msec using each auto erase command.

### Prototype:

void

FC\_SetEraseCounter (uint8\_t EraseCounter)

### Parameters:

**EraseCounter**: the number of counts until erase time (CNT/WCLK) will be 100~130msec using each auto erase command

- > FC ERAS CNT 85, FC ERAS CNT 90,
- > FC ERAS CNT 95, FC ERAS CNT 100,
- FC\_ERAS\_CNT\_105, FC\_ERAS\_CNT\_110
- FC\_ERAS\_CNT\_115, FC\_ERAS\_CNT\_120,
- FC\_ERAS\_CNT\_125, FC\_ERAS\_CNT\_130,
- FC\_ERAS\_CNT\_135, FC\_ERAS\_CNT\_140.

# **Description:**

Set the number of counts until erase time (CNT/WCLK) will be 100 ~ 130msec using each auto erase command.

#### Return:

None

# 8.2.3.15 FC\_ProgramBlockProtectState

Program the protection bits.

#### **Prototype:**

FC\_Result

FC ProgramProtectState(uint8 t BlockNum)

#### **Parameters**

FC\_BLOCK\_1 to FC\_BLOCK\_31

### **Description:**

This API is used to set the protection bit to "1" so that the corresponding block can be protected. When the block is protected, it can't be written or erased. One protection bit will be programmed when this API is executed each time.

#### Return:

Result of the operation to program the protection bit.

FC SUCCESS: Set the protection bit to "1" successfully.

**FC\_ERROR\_PROTECTED**: The protection bit is "1" already, and it doesn't need to program it again.

**FC\_ERROR\_OVER\_TIME**: Program block protection bit operation over time error.

# 8.2.3.16 FC\_ProgramPageProtectState

Program the protection bits.

# **Prototype:**

FC Result

FC ProgramProtectState(uint8 t PageNum)

#### Parameters:

FC\_PAGE\_0 to FC\_PAGE\_7

### **Description:**

This API is used to set the protection bit to "1" so that the corresponding page can be protected. When the block is protected, it can't be written or erased. One protection bit will be programmed when this API is executed each time.

#### Return:

Result of the operation to program the protection bit.

FC\_SUCCESS: Set the protection bit to "1" successfully.

**FC\_ERROR\_PROTECTED**: The protection bit is "1" already, and it doesn't need to program it again.

**FC\_ERROR\_OVER\_TIME**: Program page protection bit operation over time error.

# 8.2.3.17 FC EraseProtectState

Erase the protection bits.

#### Prototype:

FC Result

FC EraseBlockProtectState(void)

### Parameters:

None

### **Description:**

This API is used to erase the protection bits (clear them to"0") so that the whole flash will not be protected.

The whole flash protection bit will be erased when this API is executed each time.

#### Return:

Result of the operation to erase the protection bits.

FC SUCCESS: Erase the protection bits successfully.

**FC\_ERROR\_OVER\_TIME**: Erase page protection bits operation over time error.

# 8.2.3.18 FC\_WritePage

Write data to the specified page.

#### Prototype:

FC\_Result

FC\_WritePage(uint32\_t *PageAddr*, uint32\_t \* *Data*)

#### Parameters:

PageAddr: The page start address

**Data**: The pointer to data buffer to be written into the page. The data size should be FC PAGE SIZE.

# **Description:**

This API is used to write data to specified page.

It contains 1024 words in a page. The flash can only be written page by page. The automatic page programming is allowed only once for a page already erased. No programming can be performed twice or more time irrespective of data value whether it is "1" or "0".

#### \*Note:

1 An attempt to rewrite a page two or more times without erasing the content can cause damages to the device.

2 For programing into the Flash memory after entering into Normal mode from Stop2 mode, it is required to confirm that CGRSTFLG<OSCFLF> is read as "1".

#### Return:

Result of the operation to write data to the specified page.

**FC\_SUCCESS**: data is written to the specified page accurately.

**FC\_ERROR\_PROTECTED**: The block or page is protected. The write operation can't be executed.

FC ERROR OVER TIME: Write operation over time error.

# 8.2.3.19 FC EraseBlock

Erase the content of specified block.

### Prototype:

FC Result

FC EraseBlock(uint32 t BlockAddr)

#### Parameters:

BlockAddr. The block starts address.

### **Description:**

This API is used to erase the content of specified block. Only unprotected blocks will be erased.

#### Return:

Result of the operation to erase the content of specified block.

**FC\_SUCCESS**: the content of the specified block is erased successfully.

**FC\_ERROR\_PROTECTED**: The block is protected. The erase operation can't be executed. The block will not be erased.

FC\_ERROR\_OVER\_TIME: Erase operation over time error.

# 8.2.3.20 FC\_EraseArea

Erase the content of specified area.

### Prototype:

FC\_Result

FC\_EraseArea(uint32\_t AreaAddr)

### Parameters:

AreaAddr. The block starts address.

### **Description:**

This API is used to erase the content of specified area. Only unprotected areas will be erased.

#### Return:

Result of the operation to erase the content of specified block.

FC\_SUCCESS: the content of the specified area is erased successfully.

**FC\_ERROR\_PROTECTED**: The area is protected. The erase operation can't be executed. The area will not be erased.

FC\_ERROR\_OVER\_TIME: Erase operation over time error.

# 8.2.3.21 FC\_ErasePage

Erase the content of specified page.

### Prototype:

FC\_Result

FC\_ErasePage(uint32\_t PageAddr)

### Parameters:

PageAddr: The page starts address.

# **Description:**

This API is used to erase the content of specified page. Only unprotected pages will be erased.

### Return:

Result of the operation to erase the content of specified block.

**FC SUCCESS**: the content of the specified page is erased successfully.

**FC\_ERROR\_PROTECTED**: The page is protected. The erase operation can't be executed. The page will not be erased.

FC ERROR OVER TIME: Erase operation over time error.

# 8.2.3.22 FC\_EraseChip

Erase the content of the entire chip.

# **Prototype:**

FC Result

FC EraseChip(void)

### Parameters:

None

### **Description:**

This API is used to erase the content of the entire chip. If all the blocks are unprotected, the entire chip will be erased. If parts of blocks are protected, only unprotected blocks will be erased.

#### Return:

Result of the operation to erase the content of the entire chip.

**FC\_SUCCESS**: If all the blocks are unprotected, the entire chip is erased. If parts of blocks are protected, only unprotected blocks are erased.

**FC\_ERROR\_PROTECTED**: All blocks are protected. The erase chip operation can't be executed.

**FC\_ERROR\_OVER\_TIME**: Erase Chip operation over time error.

# 8.2.3.23 FC\_SetSwpsrBit

Setting values of FCSWPSR[10:0] by memory swap command.

### Prototype:

FC Result

FC SetSwpsrBit(uint8\_t BitNum)

#### Parameters:

**BitNum**: The FCSWPSR bit number to be set This parameter can be one of the following values:

FC\_SWPSR\_BIT\_0 to FC\_SWPSR\_BIT\_10

### **Description:**

Setting values of FCSWPSR[10:0] by memory swap command. Automatic memory swap is a command to write "1" to each bit of FCSWPSR[10:0] in the units of 1-bit. A bit cannot be set to "0" independently. All bits should be cleared to "0" using automatic protect bit erase command.

### Return:

Result of the operation to set the FCSWPSR bit.

FC SUCCESS: Set the FCSWPSR bit successfully.

**FC\_ERROR\_OVER\_TIME**: Set the FCSWPSR bit operation over time error.

# 8.2.3.24 FC\_GetSwpsrBitValue

Get the value of the special bit of FCSWPSR[10:0].

### **Prototype:**

uint32\_t

FC GetSwpsrBitValue(uint8 t BitNum)

### Parameters:

BitNum: The special bit of SWPSR.

This parameter can be one of the following values:

FC\_SWPSR\_BIT\_0 to FC\_SWPSR\_BIT\_10

### **Description:**

Get the value of the special bit of FCSWPSR[10:0].

### Return:

The value returned can be one of the following values:

FC\_BIT\_VALUE\_0, FC\_BIT\_VALUE\_1.

# 8.2.4 Data Structure Description None

# 9. FUART

# 9.1 Overview

TOSHIBA TMPM46B contains the Asynchronous serial channel (Full UART) with Modem control.

TOSHIBA TMPM46B contains two channels Full UART: FUART0, FUART1.

The FUART driver APIs provide a set of functions to configure the Full UART channel, including such common parameters as baud rate, bit length, parity check, stop bit, flow control, and to control transfer like sending/receiving data, checking error and so on.

All driver APIs are contained in /Libraries/TX04\_Periph\_Driver/src/tmpm46b\_fuart.c, with /Libraries/TX04\_Periph\_Driver/inc/tmpm46b\_fuart.h containing the macros, data types, structures and API definitions for use by applications.

# 9.2 API Functions

# 9.2.1 Function List

- void FUART\_Enable(TSB\_FUART\_TypeDef \* FUARTx)
- void FUART\_Disable(TSB\_FUART\_TypeDef \* FUARTx)
- uint32\_t FUART\_GetRxData(TSB\_FUART\_TypeDef \* FUARTx)
- ◆ void FUART\_SetTxData(TSB\_FUART\_TypeDef \* *FUARTx*, uint32\_t *Data*)
- FUART\_Err FUART\_GetErrStatus(TSB\_FUART\_TypeDef \* FUARTx)
- void FUART\_ClearErrStatus(TSB\_FUART\_TypeDef \* FUARTx)
- WorkState FUART\_GetBusyState(TSB\_FUART\_TypeDef \* FUARTx)
- FUART StorageStatus FUART\_GetStorageStatus(

TSB FUART TypeDef \* **FUARTx**, FUART Direction **Direction**)

- ◆ void FUART\_SetIrDADivisor(TSB\_FUART\_TypeDef \* *FUARTx*, uint32\_t *Divisor*)
- void FUART Init(

TSB FUART TypeDef \* FUARTx, FUART InitTypeDef \* InitStruct)

- ◆ void FUART\_EnableFIFO(TSB\_FUART\_TypeDef \* *FUARTx*)
- void FUART\_DisableFIFO(TSB\_FUART\_TypeDef \* FUARTx)
- void FUART\_SetSendBreak(

TSB\_FUART\_TypeDef \* *FUARTx*, FunctionalState *NewState*)

- void FUART SetIrDAEncodeMode(
  - TSB\_FUART\_TypeDef \* *FUARTx*, uint32\_t *Mode*)
- ◆ Result FUART EnableIrDA(TSB FUART TypeDef \* FUARTx)
- void FUART\_DisableIrDA(TSB\_FUART\_TypeDef \* FUARTx)
- void FUART\_SetINTFIFOLevel(

TSB\_FUART\_TypeDef \* FUARTx, uint32\_t RxLevel, uint32\_t TxLevel)

- void FUART\_SetINTMask(TSB\_FUART\_TypeDef \* FUARTx, uint32\_t IntMaskSrc)
- ◆ FUART\_INTStatus FUART\_GetINTMask(TSB\_FUART\_TypeDef \* *FUARTx*)
- FUART INTStatus FUART GetRawINTStatus(TSB FUART TypeDef \* FUARTx)
- FUART\_INTStatus FUART\_GetMaskedINTStatus(TSB\_FUART\_TypeDef \* FUARTx)
- void FUART ClearINT(

TSB\_FUART\_TypeDef \* **FUARTx**, FUART\_INTStatus **INTStatus**)

void FUART\_SetDMAOnErr(

TSB\_FUART\_TypeDef \* *FUARTx*, FunctionalState *NewState*)

void FUART\_SetFIFODMA(TSB\_FUART\_TypeDef \* FUARTx,

FUART Direction **Direction**, FunctionalState **NewState**)

FUART\_AllModemStatus FUART\_GetModemStatus(

TSB\_FUART\_TypeDef \* *FUARTx*)

void FUART\_SetRTSStatus(

TSB\_FUART\_TypeDef \* FUARTx, FUART\_ModemStatus Status)

void FUART SetDTRStatus(

TSB\_FUART\_TypeDef \* FUARTx, FUART\_ModemStatus Status)

# 9.2.2 Detailed Description

Functions listed above can be divided into five parts:

- Full UART Configuration and Initialization, common operation FUART\_Enable(), FUART\_Disable(), FUART\_Init(), FUART\_GetRxData(), FUART\_SetTxData(), FUART\_GetErrStatus(), FUART\_ClearErrStatus(), FUART\_GetBusyState(), FUART\_GetStorageStatus(), FUART\_SetSendBreak()
- 2) Configure FIFO and DMA.

FUART\_EnableFIFO(), FUART\_DisableFIFO(), FUART\_SetINTFIFOLevel(), FUART\_SetFIFODMA(), FUART\_SetDMAOnErr().

- 3) Configure interrupt, get interrupt status and clear interrupt.

  FUART\_SetINTMask(), FUART\_GetINTMask(), FUART\_GetRawINTStatus(),

  FUART GetMaskedINTStatus(), FUART ClearINT().
- 4) Modem control.

FUART\_GetModemStatus(), FUART\_SetRTSStatus(), FUART\_SetDTRStatus().

5) Configure IrDA.

FUART\_EnableIrDA(), FUART\_DisableIrDA(), FUART\_SetIrDAEncodeMode(), FUART\_SetIrDADivisor().

### 9.2.3 Function Documentation

\*Note: in all of the following APIs, parameter "TSB\_FUART\_TypeDef\* *FUARTx*" can be *FUART0 or FUART1*.

# 9.2.3.1 FUART\_Enable

Enable the specified Full UART channel.

### Prototype:

void

FUART\_Enable(TSB\_FUART\_TypeDef \* FUARTx)

### **Parameters:**

FUARTx: The specified Full UART channel.

### **Description:**

This API will enable the specified Full UART channel selected by *FUARTx*.

### Return:

None

# 9.2.3.2 FUART Disable

Disable the specified Full UART channel.

### **Prototype:**

void

FUART Disable(TSB FUART TypeDef \* FUARTx)

### Parameters:

FUARTx: The specified Full UART channel.

### **Description:**

This API will disable the specified Full UART channel selected by FUARTx.

### Return:

None

# 9.2.3.3 FUART GetRxData

Get received data from the specified Full UART channel.

### Prototype:

uint32 t

FUART GetRxData(TSB FUART TypeDef \* FUARTx)

#### Parameters:

FUARTx: The specified Full UART channel.

# **Description:**

This API will get the data received from the specified Full UART channel selected by *FUARTx*. It is appropriate to call the function after FUART\_GetStorageStatus(FUARTx, FUART\_RX) returns FUART\_STORAGE\_NORMAL or FUART\_STORAGE\_FULL.

### Return:

The data received from the specified Full UART channel

# 9.2.3.4 FUART\_SetTxData

Set data to be sent and start transmitting via the specified Full UART channel.

# Prototype:

void

FUART\_SetTxData(TSB\_FUART\_TypeDef \* **FUARTx**, uint32\_t **Data**)

### Parameters:

FUARTx: The specified Full UART channel.

**Data**: A frame to be sent, which can be 5-bit, 6-bit, 7-bit or 8-bit, depending on the initialization. The Data range is 0x00 to 0xFF.

### **Description:**

This API will set data to be sent and start transmitting via the specified Full UART channel selected by **FUARTx**.

### Return:

None

### 9.2.3.5 FUART GetErrStatus

Get receive error status.

### Prototype:

FUART\_Err

FUART\_GetErrStatus(TSB\_FUART\_TypeDef \* FUARTx)

### Parameters:

FUARTx: The specified Full UART channel.

### **Description:**

This API will get the error status after a data has been transferred, so this API must be executed after **FUART\_GetRxData(FUARTx)**, only in this read sequence can the right error status information be got.

#### Return:

FUART NO ERR means there is no error in the last transfer.

**FUART\_OVERRUN** means that overrun occurs in the last transfer.

FUART\_PARITY\_ERR means either even parity or odd parity fails.

**FUART\_FRAMING\_ERR** means there is framing error in the last transfer.

**FUART\_BREAK\_ERR** means there is break error in the last transfer.

**FUART ERRS** means that 2 or more errors occurred in the last transfer.

# 9.2.3.6 FUART ClearErrStatus

Clear receive error status.

# **Prototype:**

void

FUART ClearErrStatus(TSB FUART TypeDef \* FUARTx)

### **Parameters:**

**FUARTx**: The specified Full UART channel.

### **Description:**

This API will clear all the receive errors, including framing, parity, break and overrun errors.

### Return:

None

# 9.2.3.7 FUART\_GetBusyState

Get the state that whether the specified Full UART channel is transmitting data or stopped.

# Prototype:

WorkState

FUART\_GetBusyState(TSB\_FUART\_TypeDef \* FUARTx)

# Parameters:

FUARTx: The specified Full UART channel.

# **Description:**

This API will get the work state of the specified Full UART channel to see if it is transmitting data or stopped.

### Return:

Work state of the specified Full UART channel: **BUSY**: The Full UART is transmitting data

DONE: The Full UART has stopped transmitting data

# 9.2.3.8 FUART\_GetStorageStatus

Get the FIFO or hold register status.

### Prototype:

FUART\_StorageStatus

FUART\_GetStorageStatus(TSB\_FUART\_TypeDef \* **FUARTx**, FUART Direction **Direction**)

### Parameters:

FUARTx: The specified Full UART channel.

**Direction:** The direction of Full UART

- > FUART\_RX: for receive FIFO or receive hold register
- FUART\_TX: for transmit FIFO or transmit hold register

# **Description:**

When FIFO is enabled, this API will get the transmit or receive FIFO status. When FIFO is disabled, this API will get the transmit or receive hold register status.

#### Return:

FUART\_StorageStatus: The FIFO or hold register status.

**FUART\_STORAGE\_EMPTY**: The FIFO or the hold register is empty.

**FUART\_STORAGE\_NORMAL**: The FIFO is normal, not empty and not full. **FUART\_STORAGE\_INVALID**: The FIFO or the hold register is in invalid status.

FUART\_STORAGE\_FULL: The FIFO or the hold register is full.

# 9.2.3.9 FUART SetIrDADivisor

Get error flag of the transfer from the specified UART channel.

# Prototype:

void

FUART\_SetIrDADivisor(TSB\_FUART\_TypeDef \* *FUARTx*, uint32\_t *Divisor*)

# Parameters:

**FUARTx**: The specified Full UART channel.

**Divisor**: The IrDA Low-power divisor (from 0x01 to 0xFF)

### **Description:**

This API will set IrDA Low-power divisor to generate the IrLPBaud16 signal by dividing down of UARTCLK.

This API must be executed before the IrDA circuit is enabled.

### Return:

None

# 9.2.3.10 FUART\_Init

Initialize and configure the specified Full UART channel.

### Prototype:

void

FUART\_Init(TSB\_FUART\_TypeDef \* *FUARTx*, FUART InitTypeDef \* *InitStruct*)

#### Parameters:

FUARTx: The specified Full UART channel.

*InitStruct*: The structure containing Full UART configuration including baud rate, data bits per transfer, stop bits, parity, transfer mode and flow control (Refer to "Data Structure Description" for details).

### **Description:**

This API will initialize and configure the baud rate, the number of bits per transfer, stop bit, parity, transfer mode and flow control for the specified Full UART channel selected by **FUARTx**.

This API must be executed before Full UART is enabled.

### Return:

None

### 9.2.3.11 FUART EnableFIFO

Enable the transmit and receive FIFO.

### Prototype:

void

FUART\_EnableFIFO(TSB\_FUART\_TypeDef \* FUARTx)

### Parameters:

**FUARTx**: The specified Full UART channel.

### **Description:**

This API will enable the transmit and receive FIFO of the specified UART channel selected by *FUARTx*.

# Return:

None

# 9.2.3.12 FUART DisableFIFO

Disable the transmit and receive FIFO and the mode will be changed to character mode.

### Prototype:

FUART DisableFIFO(TSB FUART TypeDef \* FUARTx)

### Parameters:

FUARTx: The specified Full UART channel.

### **Description:**

This API will disable the transmit and receive FIFO of the specified UART channel selected by *FUARTx*. Then the Full UART work mode will be changed from FIFO mode to character mode.

### Return:

None

### 9.2.3.13 FUART SetSendBreak

Generate the break condition for Full UART.

### Prototype:

void

FUART\_SetSendBreak(TSB\_FUART\_TypeDef \* *FUARTx*, FunctionalState *NewState*)

### Parameters:

FUARTx: The specified Full UART channel.

NewState: New state of the FUART send break.

- **ENABLE**: Enable the send break to generate transmit break condition
- > **DISABLE**: Disable the send break

### **Description:**

This API is used to generate the transmit break condition. For generation of the transmit break condition, the send break function must be enabled by this API while at least one frame or longer being transmitted. Even when the break condition is generated, the contents of the transmit FIFO are not affected.

### Return:

None

# 9.2.3.14 FUART SetIrDAEncodeMode

Select IrDA encoding mode for transmitting 0 bits.

### Prototype:

void

FUART\_SetIrDAEncodeMode(TSB\_FUART\_TypeDef \* **FUARTx**, uint32\_t **Mode**)

### Parameters:

**FUARTx**: The specified Full UART channel.

*Mode*: IrDA encoding mode select for transmitting 0 bits.

- FUART\_IRDA\_3\_16\_BIT\_PERIOD\_MODE: 0 bits are transmitted as an active high pulse of 3/16<sup>th</sup> of the bit period.
- FUART\_IRDA\_3\_TIMES\_IRLPBAUD16\_MODE: 0 bits are transmitted with a pulse width that is 3 times the period of the IrLPBaud16 input signal.

### **Description:**

This API selects IrDA encoding mode. Change IrDA encoding mode to **FUART\_IRDA\_3\_TIMES\_IRLPBAUD16\_MODE** can reduce power consumption but might decrease transmission distance.

# Return:

None

# 9.2.3.15 FUART\_EnableIrDA

Enable the IrDA circuit.

### Prototype:

Result

FUART\_EnableIrDA(TSB\_FUART\_TypeDef \* FUARTx)

### Parameters:

**FUARTx**: The specified Full UART channel.

# **Description:**

If Full UART is enabled, this API will enable IrDA circuit. If Full UART is disabled, this API will do nothing and return an error.

#### Return:

SUCCESS: Enable IrDA circuit successfully.

ERROR: The UART channel is disabled, cannot enable IrDA circuit.

# 9.2.3.16 FUART DisableIrDA

Disable the IrDA circuit.

### Prototype:

void

FUART\_DisableIrDA(TSB\_FUART\_TypeDef \* *FUARTx*)

### Parameters:

FUARTx: The specified Full UART channel.

# **Description:**

If Full UART is enabled, this API will disable IrDA circuit. If Full UART is disabled, this API will do nothing, IrDA circuit doesn't work originally.

### Return:

None

# 9.2.3.17 FUART\_SetINTFIFOLevel

Set the Receive and Transmit interrupt FIFO level.

# Prototype:

void

FUART\_SetINTFIFOLevel(TSB\_FUART\_TypeDef \* FUARTx,

uint32\_t *RxLevel*, uint32\_t *TxLevel*)

### Parameters:

**FUARTx**: The specified Full UART channel.

RxLevel: Receive interrupt FIFO level. (Receive FIFO is 32 location deep)

- FUART\_RX\_FIFO\_LEVEL\_4: The data in Receive FIFO become >= 4 words
- > FUART\_RX\_FIFO\_LEVEL\_8: The data in Receive FIFO become >= 8 words

- FUART\_RX\_FIFO\_LEVEL\_16: The data in Receive FIFO become >= 16 words
- FUART\_RX\_FIFO\_LEVEL\_24: The data in Receive FIFO become >= 24 words
- FUART\_RX\_FIFO\_LEVEL\_28: The data in Receive FIFO become >= 28 words

TxLevel: Transmit interrupt FIFO level. (Transmit FIFO is 32 location deep)

- FUART\_TX\_FIFO\_LEVEL\_4: The data in Transmit FIFO become <= 4 words</p>
- FUART\_TX\_FIFO\_LEVEL\_8: The data in Transmit FIFO become <= 8 words</p>
- FUART\_TX\_FIFO\_LEVEL\_16: The data in Transmit FIFO become <= 16 words</p>
- FUART\_TX\_FIFO\_LEVEL\_24: The data in Transmit FIFO become <= 24 words</p>
- FUART\_TX\_FIFO\_LEVEL\_28: The data in Transmit FIFO become <= 28 words</p>

# **Description:**

This API is used to define the FIFO level at which UARTTXINTR and UARTRXINTR are generated. The interrupts are generated based on a transition through a level rather than based on the level.

### Return:

None

### 9.2.3.18 FUART SetINTMask

Mask(Enable) interrupt source of the specified channel.

### Prototype:

void

FUART\_SetINTMask(TSB\_FUART\_TypeDef \* *FUARTx*, uint32 t *IntMaskSrc*)

### Parameters:

FUARTx: The specified Full UART channel.

IntMaskSrc: The interrupt source to be masked(enabled).

To enable no interrupt, use the parameter:

FUART\_NONE\_INT\_MASK

To enable the interrupt one by one, use the "OR" operation with below parameter:

- ➤ FUART\_RIN\_MODEM\_INT\_MASK: Enable RIN interrupt
- FUART\_CTS\_MODEM\_INT\_MASK: Enable CTS modem interrupt
- > FUART\_DCD\_MODEM\_INT\_MASK: Enable DCD modem interrupt
- > FUART\_DSR\_MODEM\_INT\_MASK: Enable DSR modem interrupt
- FUART RX FIFO INT MASK: Enable receive FIFO interrupt
- > FUART\_TX\_FIFO\_INT\_MASK: Enable transmit FIFO interrupt
- ➤ FUART\_RX\_TIMEOUT\_INT\_MASK: Enable receive timeout interrupt
- FUART\_FRAMING\_ERR\_INT\_MASK: Enable framing error interrupt
- FUART\_PARITY\_ERR\_INT\_MASK: Enable parity error interrupt
- ➤ FUART\_BREAK\_ERR\_INT\_MASK: Enable break error interrupt
- > FUART\_OVERRUN\_ERR\_INT\_MASK: Enable overrun error interrupt

To enable all the interrupts, use the parameter:

FUART\_ALL\_INT\_MASK

### **Description:**

This API will enable the interrupt source of the specified channel. With using this API, interrupts specified by *IntMaskSrc* will be enabled, the other interrupts will be disabled.

### Return:

None

# 9.2.3.19 FUART GetINTMask

Get the mask(Enable) setting for each interrupt source.

# Prototype:

FUART\_INTStatus

FUART GetINTMask(TSB FUART TypeDef \* FUARTx)

#### Parameters:

**FUARTx**: The specified Full UART channel.

# **Description:**

This API will get the Full UART interrupt configuration. This API can get the information that which interrupts are enabled and which interrupts are disabled.

### Return:

**FUART\_INTStatus**: The union that indicates interrupt enable configuration. (Refer to "Data Structure Description" for details).

# 9.2.3.20 FUART GetRawINTStatus

Get the raw interrupt status of the specified Full UART channel.

### Prototype:

FUART\_INTStatus

FUART\_GetRawINTStatus(TSB\_FUART\_TypeDef \* *FUARTx*)

### Parameters:

FUARTx: The specified Full UART channel.

### **Description:**

This API will get the raw interrupt status of the specified Full UART channel specified by *FUARTx*.

### Return:

**FUART\_INTStatus**: The union that indicates the raw interrupt status. (Refer to "Data Structure Description" for details).

# 9.2.3.21 FUART\_GetMaskedINTStatus

Get the masked interrupt status of the specified Full UART channel.

### **Prototype:**

**FUART INTStatus** 

FUART\_GetMaskedINTStatus(TSB\_FUART\_TypeDef \* FUARTx)

### **Parameters:**

FUARTx: The specified Full UART channel.

# **Description:**

This API will get the masked interrupt status of the specified Full UART channel specified by *FUARTx*.

### Return:

**FUART\_INTStatus**: The union that indicates the masked interrupt status. (Refer to "Data Structure Description" for details).

# 9.2.3.22 FUART ClearINT

Clear the interrupts of the specified Full UART channel.

### Prototype:

void

FUART\_ClearINT(TSB\_FUART\_TypeDef \* *FUARTx*, FUART\_INTStatus *INTStatus*)

### Parameters:

FUARTx: The specified Full UART channel.

**INTStatus**: The union that indicates the interrupts to be cleared. When a bit of this parameter is set to 1, the associated interrupt is cleared. (Refer to "Data Structure Description" for details).

### **Description:**

This API can clear the interrupts of the specified channel selected by **FUARTx**.

### Return:

None

# 9.2.3.23 FUART SetDMAOnErr

Enable or disable the DMA receive request output on assertion of a UART error interrupt.

# Prototype:

void

FUART\_SetDMAOnErr(TSB\_FUART\_TypeDef \* *FUARTx*, FunctionalState *NewState*)

### Parameters:

FUARTx: The specified Full UART channel.

**NewState**: New state of the DMA receive request output on assertion of a UART error interrupt.

- ➤ **ENABLE**: The DMA on error is available, the DMA receive request output, UARTRXDMASREQ or UARTRXDMABREQ, is disabled on assertion of a UART error interrupt.
- ➤ DISABLE: The DMA on error is not available, the DMA receive request output, UARTRXDMASREQ or UARTRXDMABREQ, is enabled on assertion of a UART error interrupt.

# **Description:**

This API is used to enable or disable the DMA receive request output on assertion of a UART error interrupt.

### Return:

None

# 9.2.3.24 FUART SetFIFODMA

Enable or Disable the Transmit FIFO DMA or Receive FIFO DMA.

### **Prototype:**

void

FUART\_SetFIFODMA(TSB\_FUART\_TypeDef \* *FUARTx*, FUART\_Direction *Direction*, FunctionalState *NewState*)

### Parameters:

FUARTx: The specified Full UART channel.

**Direction**: The direction of Full UART.

FUART\_RX: Receive FIFO

> FUART\_TX: Transmit FIFO

NewState: New state of the FIFO DMA.

> ENABLE: Enable FIFO DMA

> DISABLE: Disable FIFO DMA

### **Description:**

This API will enable or disable the Transmit FIFO DMA or Receive FIFO DMA. The bus width must be set to 8-bits, if you transfer the data of tranmit/ receive FIFO by using DMAC.

### Return:

None

# 9.2.3.25 FUART\_GetModemStatus

Get all the Modem Status, include: CTS, DSR, DCD, RIN, DTR, and RTS.

# **Prototype:**

FUART AllModemStatus

FUART\_GetModemStatus(TSB\_FUART\_TypeDef \* FUARTx)

### Parameters:

**FUARTx**: The specified Full UART channel.

# **Description:**

This API will get all the Modem Status, include: CTS, DSR, DCD, RIN, DTR, and RTS.

### Return:

**FUART\_AllModemStatus**: The union that indicates all the modem status. (Refer to "Data Structure Description" for details).

# 9.2.3.26 FUART\_SetRTSStatus

Set the Full UART RTS(Request To Send) modem status output.

# **Prototype:**

void

FUART\_SetRTSStatus(TSB\_FUART\_TypeDef \* **FUARTx**, FUART ModemStatus **Status**)

### **Parameters:**

FUARTx: The specified Full UART channel.

Status: RTS modem status output.

- ➤ **FUART\_MODEM\_STATUS\_0**: The modem status output is 0.
- ➤ **FUART\_MODEM\_STATUS\_1**: The modem status output is 1.

### Description:

This API will set the Full UART RTS(Request To Send) modem status output.

#### Return:

None

# 9.2.3.27 FUART\_SetDTRStatus

Set the Full UART DTR(Data Transmit Ready) modem status output.

# Prototype:

void

FUART\_SetDTRStatus(TSB\_FUART\_TypeDef \* *FUARTx*, FUART\_ModemStatus *Status*)

### Parameters:

**FUARTx**: The specified Full UART channel.

Status: DTR modem status output.

- ➤ **FUART\_MODEM\_STATUS\_0**: The modem status output is 0.
- ➤ **FUART\_MODEM\_STATUS\_1**: The modem status output is 1.

# **Description:**

This API will set the Full UART DTR(Data Transmit Ready) modem status output.

### Return:

None

# 9.2.4 Data Structure Description

# 9.2.4.1 FUART\_InitTypeDef

# **Data Fields:**

uint32 t

**BaudRate** configures the Full UART communication baud rate, it can't be 0(bsp) and must be smaller than 2950000(bps).

uint32\_t

DataBits specifies data bits per transfer, which can be set as:

- > FUART\_DATA\_BITS\_5 for 5-bit mode
- > FUART\_DATA\_BITS\_6 for 6-bit mode
- > FUART DATA BITS 7 for 7-bit mode

### FUART\_DATA\_BITS\_8 for 8-bit mode

uint32 t

StopBits specifies the length of stop bit transmission, which can be set as:

- > FUART\_STOP\_BITS\_1 for 1 stop bit
- > FUART\_STOP\_BITS\_2 for 2 stop bits

uint32 t

**Parity** specifies the parity mode, which can be set as:

- FUART\_NO\_PARITY for no parity
- > FUART\_0\_PARITY for 0 parity
- FUART\_1\_PARITY for 1 parity
- FUART\_EVEN\_PARITY for even parity
- > FUART\_ODD\_PARITY for odd parity

uint32 t

**Mode** enables or disables reception, transmission or both, which can be set as:

- > FUART\_ENABLE\_TX for enabling transmission
- > FUART\_ENABLE\_RX for enabling reception
- > FUART\_ENABLE\_TX | FUART\_ENABLE\_RX for enabling both reception and transmition

uint32 t

FlowCtrl Enable or disable the hardware flow control, which can be set as:

- > FUART\_NONE\_FLOW\_CTRL for no flow control
- > FUART\_CTS\_FLOW\_CTRL for enabling CTS flow control
- FUART RTS FLOW CTRL for enabling RTS flow control
- > FUART\_CTS\_FLOW\_CTRL | FUART\_RTS\_FLOW\_CTRL for enabling

both CTS and RTS flow control

# 9.2.4.2 FUART\_INTStatus

### **Data Fields:**

uint32 t

All: Full UART interrupt status or mask.

### Bif

uint32\_t

**RIN**: 1 RIN modem interrupt

uint32\_t

CTS: 1 CTS modem interrupt

uint32\_t

**DCD**: 1 DCD modem interrupt

uint32 t

**DSR**: 1 DSR modem interrupt

uint32 t

**RxFIFO**: 1 Receive FIFO interrupt

uint32\_t

**TxFIFO**: 1 Transmit FIFO interrupt

uint32\_t

**RxTimeout**: 1 Receive timeout interrupt

uint32\_t

*FramingErr*: 1 Framing error interrupt

uint32 t

**ParityErr**: 1 Parity error interrupt

uint32\_t

BreakErr: 1 Break error interrupt

uint32 t

**OverrunErr**: 1 Overrun error interrupt

uint32\_t

Reserved: 21 Reserved

# 9.2.4.3 FUART\_AllModemStatus

**Data Fields:** 

uint32 t

All: Full UART All Modem Status

Bit

uint32\_t

CTS: 1 CTS modem status

uint32\_t

**DSR**: 1 DSR modem status

uint32\_t

**DCD**: 1 DCD modem status

uint32\_t

**Reserved1**: 5 Reserved

uint32\_t

**RI**: 1 RIN modem status

uint32\_t

**Reserved2**: 1 Reserved

uint32\_t

**DTR**: 1 DTR modem status

uint32\_t

RTS: 1 RTS modem status

uint32\_t

**Reserved3**: 20 Reserved

# 10. **GPIO**

# 10.1 Overview

For TOSHIBA TMPM46B general-purpose I/O ports, inputs and outputs can be specified in units of bits. Besides the general-purpose input/output function, all ports perform specified function.

The GPIO driver APIs provide a set of functions to configure each port, including such common parameters as input, output, pull-up, pull-down, open-drain, CMOS and so on.

All driver APIs are contained in /Libraries/TX04\_Periph\_Driver/src/tmpm46b\_gpio.c, with /Libraries/TX04\_Periph\_Driver/inc/tmpm46b\_gpio.h containing the macros, data types, structures and API definitions for use by applications.

# 10.2 API Functions

# 10.2.1 Function List

- uint8 t GPIO ReadData(GPIO Port GPIO x)
- uint8 t GPIO ReadDataBit(GPIO Port GPIO x, uint8 t Bit x)
- void GPIO\_WriteData(GPIO\_Port GPIO\_x, uint8\_t Data)
- void GPIO WriteDataBit(GPIO Port GPIO x, uint8 t Bit x, uint8 t BitValue)
- void GPIO\_Init(GPIO\_Port GPIO\_x, uint8\_t Bit\_x,

GPIO\_InitTypeDef \* GPIO\_InitStruct)

- void GPIO\_SetOutput(GPIO\_Port GPIO\_x, uint8\_t Bit\_x)
- void GPIO\_SetInput(GPIO\_Port GPIO\_x, uint8\_t Bit\_x);
- void GPIO\_SetOutputEnableReg(GPIO\_Port GPIO\_x, uint8\_t Bit\_x,
- FunctionalState NewState)
- void GPIO\_SetInputEnableReg(GPIO\_Port GPIO\_x, uint8\_t Bit\_x,
- FunctionalState *NewState*)
- void GPIO SetPullUp(GPIO Port GPIO x, uint8 t Bit x, FunctionalState NewState)
- void GPIO\_SetPullDown(GPIO\_Port GPIO\_x, uint8\_t Bit\_x,

FunctionalState *NewState*)

void GPIO\_SetOpenDrain(GPIO\_Port GPIO\_x, uint8\_t Bit\_x,

FunctionalState *NewState*)

- void GPIO\_EnableFuncReg(GPIO\_Port GPIO\_x, uint8\_t FuncReg\_x, uint8\_t Bit\_x)
- void GPIO DisableFuncReg(GPIO Port GPIO x, uint8 t FuncReg x, uint8 t Bit x)

# 10.2.2 Detailed Description

Functions listed above can be divided into three parts:

- Write/Read GPIO or GPIO pin are handled by GPIO\_ReadData(), GPIO\_ReadDataBit(), GPIO\_WriteData() and GPIO\_WriteDataBit().
- 2) Initialize and configure the common functions of each GPIO port are handled by GPIO\_SetOutput(), GPIO\_SetInput(),GPIO\_SetOutputEnableReg(), GPIO\_SetInputEnableReg(), GPIO\_SetPullUp(),GPIO\_SetPullDown(), GPIO\_SetOpenDrain() and GPIO\_Init().
- 3) GPIO\_EnableFuncReg() and GPIO\_DisableFuncReg() handle other specified functions.

# 10.2.3 Function Documentation

# 10.2.3.1 GPIO ReadData

Read specified GPIO Data register.

### Prototype:

uint8\_t

GPIO ReadData(GPIO Port GPIO x)

### **Parameters:**

GPIO\_x: Select GPIO port, which can be set as:

- > **GPIO\_PA:** GPIO port A.
- > GPIO\_PB: GPIO port B.
- > GPIO\_PC: GPIO port C.
- > **GPIO\_PD:** GPIO port D.
- ➢ GPIO\_PE: GPIO port E.
- > **GPIO\_PF:** GPIO port F.
- > **GPIO\_PG:** GPIO port G.
- > **GPIO\_PH:** GPIO port H.
- > GPIO\_PJ: GPIO port J.
- GPIO\_PK: GPIO port K.
- ➢ GPIO\_PL: GPIO port L.

### **Description:**

This function will read specified GPIO Data register.

### Return:

The value read from DATA register.

# 10.2.3.2 GPIO ReadDataBit

Read specified GPIO pin.

### **Prototype:**

uint8\_t

GPIO\_ReadDataBit(GPIO\_Port *GPIO\_x*, uint8\_t *Bit\_x*)

### Parameters:

GPIO\_x: Select GPIO port, which can be set as:

- > GPIO\_PA: GPIO port A.
- > GPIO\_PB: GPIO port B.
- > GPIO\_PC: GPIO port C.
- > GPIO\_PD: GPIO port D.
- > GPIO PE: GPIO port E.
- GPIO\_PF: GPIO port F.
- > **GPIO\_PG:** GPIO port G.
- > **GPIO\_PH:** GPIO port H.
- > GPIO\_PJ: GPIO port J.
- > GPIO PK: GPIO port K.
- > GPIO PL: GPIO port L.

# Bit\_x: Select GPIO pin, which can be set as:

- > GPIO\_BIT\_0: GPIO pin 0,
- ➢ GPIO\_BIT\_1: GPIO pin 1,
- GPIO\_BIT\_2: GPIO pin 2,
- ➤ **GPIO\_BIT\_3:** GPIO pin 3,
- > GPIO BIT 4: GPIO pin 4,
- GPIO\_BIT\_5: GPIO pin 5,GPIO BIT 6: GPIO pin 6,
- > GPIO\_BIT\_7: GPIO pin 7.

# **Description:**

This function will read specified GPIO pin.

### Return:

The value read from GPIO pin as:

- GPIO\_BIT\_VALUE\_0: Value 0,
- ➤ GPIO\_BIT\_VALUE\_1: Value 1.

# 10.2.3.3 GPIO WriteData

Write specified value to GPIO Data register.

# **Prototype:**

void

GPIO\_WriteData(GPIO\_Port *GPIO\_x*, uint8\_t *Data*)

#### **Parameters:**

**GPIO\_x**: Select GPIO port, which can be set as:

- > **GPIO\_PA:** GPIO port A.
- > **GPIO\_PB:** GPIO port B.
- > **GPIO\_PC:** GPIO port C.
- > **GPIO\_PD:** GPIO port D.
- ➤ **GPIO\_PE:** GPIO port E.
- > **GPIO\_PF:** GPIO port F.
- > **GPIO\_PG:** GPIO port G.
- > **GPIO\_PH:** GPIO port H.
- > **GPIO\_PJ:** GPIO port J.
- > **GPIO\_PK:** GPIO port K.
- > **GPIO\_PL:** GPIO port L.

Data: The value will be written to GPIO DATA register.

# **Description:**

This function will write new value to specified GPIO Data register.

### Return:

None

### 10.2.3.4 GPIO\_WriteDataBit

Write specified value of single bit to GPIO pin.

# Prototype:

void

GPIO\_WriteDataBit(GPIO\_Port *GPIO\_x*, uint8\_t *Bit\_x*, uint8\_t *BitValue*)

### Parameters:

GPIO\_x: Select GPIO port, which can be set as:

- > GPIO\_PA: GPIO port A.
- > **GPIO\_PB:** GPIO port B.
- > **GPIO\_PC:** GPIO port C.

> GPIO\_PD: GPIO port D. > GPIO\_PE: GPIO port E. > GPIO PF: GPIO port F. > GPIO\_PG: GPIO port G. ➤ **GPIO\_PH:** GPIO port H. > **GPIO PJ:** GPIO port J. ➢ GPIO\_PK: GPIO port K. > GPIO\_PL: GPIO port L. Bit\_x: Select GPIO pin, which can be set as: > GPIO\_BIT\_0: GPIO pin 0, > **GPIO\_BIT\_1:** GPIO pin 1, > GPIO\_BIT\_2: GPIO pin 2, ➤ **GPIO\_BIT\_3:** GPIO pin 3, > GPIO BIT 4: GPIO pin 4, ➤ GPIO BIT\_5: GPIO pin 5, ➤ **GPIO\_BIT\_6:** GPIO pin 6, ➤ **GPIO\_BIT\_7:** GPIO pin 7. > GPIO\_BIT\_ALL: GPIO pin[0:7],

BitValue: The new value of GPIO pin, which can be set as:

- > GPIO\_BIT\_VALUE\_0: Clear GPIO pin,
- > GPIO\_BIT\_VALUE\_1: Set GPIO pin.

Combination of the effective bits

# **Description:**

This function will write new bit value to specified GPIO pin.

### Return:

None

# 10.2.3.5 GPIO Init

Initialize GPIO port function.

# Prototype:

### Parameters:

GPIO\_x: Select GPIO port, which can be set as:

- > **GPIO\_PA:** GPIO port A.
- > GPIO PB: GPIO port B.
- > GPIO PC: GPIO port C.
- > GPIO PD: GPIO port D.
- > **GPIO\_PE:** GPIO port E.
- > **GPIO\_PF:** GPIO port F.
- GPIO\_PG: GPIO port G.
- > **GPIO\_PH:** GPIO port H.
- > **GPIO\_PJ:** GPIO port J.
- GPIO PK: GPIO port K.
- > GPIO PL: GPIO port L.

Bit x: Select GPIO pin, which can be set as:

```
➢ GPIO_BIT_0: GPIO pin 0,
> GPIO_BIT_1: GPIO pin 1,
> GPIO BIT 2: GPIO pin 2,
> GPIO BIT 3: GPIO pin 3,
> GPIO BIT 4: GPIO pin 4,
➤ GPIO_BIT_5: GPIO pin 5,
GPIO_BIT_6: GPIO pin 6,
> GPIO_BIT_7: GPIO pin 7,
> GPIO BIT ALL: GPIO pin[0:7],
Combination of the effective bits.
```

GPIO\_InitStruct: The structure containing basic GPIO configuration. (Refer to Data structure Description for details)

### Description:

This function will configure GPIO pin IO mode, pull-up, pull-down function and set this pin as open drain port or CMOS port. GPIO\_SetOutput(), GPIO\_SetInput(),GPIO\_SetPullUp (),GPIO\_SetPullDown() and **GPIO\_SetOpenDrain()** will be called by it.

### Return:

None

### 10.2.3.6 GPIO SetOutput

Set specified GPIO pin as output port.

### Prototype:

```
void
GPIO SetOutput(GPIO Port GPIO x.
                uint8_t Bit_x);
```

### Parameters:

```
GPIO_x: Select GPIO port, which can be set as:
```

```
> GPIO PA: GPIO port A.
> GPIO_PB: GPIO port B.
> GPIO PC: GPIO port C.
> GPIO_PD: GPIO port D.
> GPIO_PE: GPIO port E.
> GPIO PF: GPIO port F.
GPIO_PG: GPIO port G.
GPIO_PH: GPIO port H.
> GPIO PJ: GPIO port J.
➤ GPIO_PK: GPIO port K.
> GPIO PL: GPIO port L.
```

```
Bit x: Select GPIO pin, which can be set as:
> GPIO_BIT_0: GPIO pin 0,
> GPIO_BIT_1: GPIO pin 1,
> GPIO_BIT_2: GPIO pin 2,
GPIO_BIT_3: GPIO pin 3,
GPIO_BIT_4: GPIO pin 4,
> GPIO BIT 5: GPIO pin 5,
> GPIO BIT 6: GPIO pin 6,
> GPIO_BIT_7: GPIO pin 7,
> GPIO BIT ALL: GPIO pin[0:7].
```

Combination of the effective bits.

# **Description:**

This function will set specified GPIO pin as output port.

### Return:

None

# 10.2.3.7 GPIO\_SetInput

Set specified GPIO Pin as input port.

### Prototype:

```
void
```

```
GPIO_SetInput(GPIO_Port GPIO_x, uint8 t Bit x)
```

### Parameters:

**GPIO\_x**: Select GPIO port, which can be set as:

- > GPIO PA: GPIO port A.
- > GPIO\_PB: GPIO port B.
- > GPIO\_PC: GPIO port C.
- > GPIO PD: GPIO port D.
- > **GPIO\_PE:** GPIO port E.
- > **GPIO\_PF:** GPIO port F.
- GPIO\_PG: GPIO port G.
- > **GPIO\_PH:** GPIO port H.
- > **GPIO\_PJ:** GPIO port J.
- > GPIO\_PK: GPIO port K.
- > GPIO\_PL: GPIO port L.

### **Bit\_x**: Select GPIO pin, which can be set as:

- > GPIO BIT 0: GPIO pin 0,
- ➤ **GPIO\_BIT\_1:** GPIO pin 1,
- > GPIO BIT 2: GPIO pin 2,
- > **GPIO\_BIT\_3:** GPIO pin 3,
- > GPIO\_BIT\_4: GPIO pin 4,
- > **GPIO\_BIT\_5**: GPIO pin 5,
- ➢ GPIO\_BIT\_6: GPIO pin 6,
- > GPIO BIT 7: GPIO pin 7,
- GPIO\_BIT\_ALL: GPIO pin[0:7],
- Combination of the effective bits.

# **Description:**

This function will set specified GPIO pin as input port.

**Note:** To use the Port J as an analog input of the AD converter, disable input on PJIE and disable pull-up on PJPUP.

### Return:

None

# 10.2.3.8 GPIO SetOutputEnableReg

Enable or disable specified GPIO Pin output function.

# Prototype:

void

GPIO SetOutputEnableReg(GPIO Port GPIO x,

uint8 t Bit x,

FunctionalState *NewState*)

### **Parameters:**

**GPIO\_x**: Select GPIO port, which can be set as:

- > GPIO\_PA: GPIO port A.
- > GPIO\_PB: GPIO port B.
- > GPIO\_PC: GPIO port C.
- > **GPIO\_PD:** GPIO port D.
- ➤ **GPIO\_PE:** GPIO port E.
- > **GPIO\_PF:** GPIO port F.
- GPIO\_PG: GPIO port G.
- > **GPIO\_PH:** GPIO port H.
- GPIO\_PJ: GPIO port J.GPIO\_PK: GPIO port K.
- > **GPIO\_PL:** GPIO port L.

### Bit\_x: Select GPIO pin, which can be set as:

- > GPIO\_BIT\_0: GPIO pin 0,
- > GPIO BIT 1: GPIO pin 1,
- > GPIO BIT 2: GPIO pin 2,
- > **GPIO\_BIT\_3:** GPIO pin 3,
- > GPIO\_BIT\_4: GPIO pin 4,
- ➤ **GPIO\_BIT\_5**: GPIO pin 5,
- > **GPIO\_BIT\_6:** GPIO pin 6,
- > **GPIO\_BIT\_7:** GPIO pin 7,
- > GPIO\_BIT\_ALL: GPIO pin[0:7],
- Combination of the effective bits.

### NewState:

ENABLE: Enable output stateDISABLE: Disable output state

### **Description:**

This function will enable output function for the specified GPIO pin when **NewState** is **ENABLE**, and disable specified GPIO pin output function when **NewState** is **DISABLE**.

### Return:

None

# 10.2.3.9 GPIO\_SetInputEnableReg

Enable or disable specified GPIO Pin input function.

### **Prototype:**

voic

GPIO\_SetInputEnableReg(GPIO\_Port GPIO\_x,

uint8 t Bit x,

FunctionalState NewState)

### Parameters:

GPIO\_x: Select GPIO port, which can be set as:

GPIO\_PA: GPIO port A.
GPIO\_PB: GPIO port B.
GPIO\_PC: GPIO port C.
GPIO\_PD: GPIO port D.
GPIO\_PE: GPIO port E.
GPIO\_PF: GPIO port F.
GPIO\_PG: GPIO port G.
GPIO\_PH: GPIO port H.
GPIO\_PJ: GPIO port J.
GPIO\_PK: GPIO port K.
GPIO\_PL: GPIO port L.

# Bit\_x: Select GPIO pin, which can be set as:

- > **GPIO\_BIT\_0:** GPIO pin 0,
- > GPIO BIT 1: GPIO pin 1,
- > GPIO BIT 2: GPIO pin 2,
- > GPIO\_BIT\_3: GPIO pin 3,
- > **GPIO\_BIT\_4:** GPIO pin 4,
- > **GPIO\_BIT\_5:** GPIO pin 5,
- ➢ GPIO\_BIT\_6: GPIO pin 6,
- > GPIO\_BIT\_7: GPIO pin 7,
- GPIO\_BIT\_ALL: GPIO pin[0:7],
- Combination of the effective bits.

### NewState:

ENABLE: Enable input stateDISABLE: Disable input state

### **Description:**

This function will enable input function for the specified GPIO pin when **NewState** is **ENABLE**, and disable specified GPIO pin input function when **NewState** is **DISABLE**.

# Return:

None

# 10.2.3.10 GPIO\_SetPullUp

Enable or disable specified GPIO Pin pull-up function.

### Prototype:

void

GPIO\_SetPullUp(GPIO\_Port *GPIO\_x*, uint8\_t *Bit\_x*, FunctionalState *NewState*)

### Parameters:

**GPIO** x: Select GPIO port, which can be set as:

- > GPIO\_PA: GPIO port A.
- > GPIO\_PB: GPIO port B.
- > GPIO PC: GPIO port C.
- > **GPIO\_PD:** GPIO port D.
- ➤ **GPIO\_PE:** GPIO port E.
- > **GPIO PF:** GPIO port F.
- GPIO\_PG: GPIO port G.GPIO PH: GPIO port H.
- > **GPIO PJ:** GPIO port J.

- > GPIO\_PK: GPIO port K. > GPIO\_PL: GPIO port L.
- Bit x: Select GPIO pin, which can be set as:
- ➤ **GPIO\_BIT\_0:** GPIO pin 0,
- GPIO\_BIT\_1: GPIO pin 1,GPIO\_BIT\_2: GPIO pin 2,
- ➤ **GPIO\_BIT\_3:** GPIO pin 3,
- > GPIO BIT 4: GPIO pin 4.
- > GPIO\_BIT\_5: GPIO pin 5,
- > GPIO\_BIT\_6: GPIO pin 6,
- > GPIO\_BIT\_7: GPIO pin 7,
- > GPIO BIT ALL: GPIO pin[0:7],
- Combination of the effective bits.

#### NewState:

> ENABLE: Enable pullup state > **DISABLE:** Disable pullup state

### **Description:**

This function will enable pull-up function for the specified GPIO pin when NewState is ENABLE, and disable specified GPIO pin pull-up function when NewState is DISABLE.

### Return:

None

#### 10.2.3.11 **GPIO SetPullDown**

Enable or disable specified GPIO Pin pull-down function.

### **Prototype:**

void

GPIO\_SetPullDown(GPIO\_Port GPIO\_x,

uint8 t Bit x.

FunctionalState NewState)

### Parameters:

**GPIO\_x**: Select GPIO port, which can be set as:

> GPIO PA: GPIO port A.

**Bit\_x**: Select GPIO pin, which can be set as:

- ➤ **GPIO\_BIT\_2:** GPIO pin 2,
- GPIO\_BIT\_ALL: GPIO pin[0:1],
- Combination of the effective bits.

### NewState:

> ENABLE: Enable pulldown state **DISABLE:** Disable pulldown state

# **Description:**

This function will enable pull-down function for the specified GPIO pin when NewState is ENABLE, and disable specified GPIO pin pull-down function when NewState is DISABLE.

### Return:

None

# 10.2.3.12 GPIO\_SetOpenDrain

Set specified GPIO Pin as open drain port or CMOS port.

# Prototype:

void

GPIO\_SetOpenDrain(GPIO\_Port GPIO\_x,

uint8\_t *Bit\_x*,

FunctionalState NewState)

### Parameters:

**GPIO\_x**: Select GPIO port, which can be set as:

- > **GPIO\_PA:** GPIO port A.
- > GPIO\_PB: GPIO port B.
- > **GPIO\_PC:** GPIO port C.
- > **GPIO\_PD:** GPIO port D.
- > **GPIO\_PE:** GPIO port E.
- > **GPIO\_PF:** GPIO port F.
- GPIO\_PG: GPIO port G.GPIO\_PK: GPIO port K.
- > GPIO\_PL: GPIO port L.

# Bit\_x: Select GPIO pin, which can be set as:

- > **GPIO\_BIT\_0:** GPIO pin 0,
- > GPIO BIT 1: GPIO pin 1.
- > GPIO BIT 2: GPIO pin 2,
- > **GPIO\_BIT\_3:** GPIO pin 3,
- > GPIO\_BIT\_4: GPIO pin 4,
- > **GPIO\_BIT\_5**: GPIO pin 5,
- ➤ **GPIO\_BIT\_6:** GPIO pin 6,
- ➤ **GPIO\_BIT\_7:** GPIO pin 7,
- > GPIO BIT ALL: GPIO pin[0:7],
- Combination of the effective bits.

### NewState:

> **ENABLE**: enable open drain state

> **DISABLE:** disable open drain state

### **Description:**

This function will set specified GPIO pin as open-drain port when **NewState** is **ENABLE**, and set specified GPIO pin as CMOS port when **NewState** is **DISABLE**.

### Return:

None

# 10.2.3.13 GPIO\_EnableFuncReg

Enable specified GPIO function.

### Prototype:

void

GPIO\_EnableFuncReg(GPIO\_Port *GPIO\_x*,

uint8\_t FuncReg\_x,

uint8\_t *Bit\_x*);

### Parameters:

```
GPIO x: Select GPIO port, which can be set as:
```

- > GPIO PA: GPIO port A.
- ➤ **GPIO\_PB:** GPIO port B.
- > GPIO\_PC: GPIO port C.
- GPIO\_PD: GPIO port D.
- > GPIO\_PE: GPIO port E.
- > **GPIO PF:** GPIO port F.
- > GPIO\_PG: GPIO port G.
- ➢ GPIO\_PJ: GPIO port J.
- > GPIO\_PK: GPIO port K.
- > GPIO PL: GPIO port L.

### **FuncReg** x: The number of GPIO function register, which can be set as:

- > GPIO FUNC REG 1 for GPIO function register 1,
- ➤ **GPIO\_FUNC\_REG\_2** for GPIO function register 2,
- ➤ **GPIO\_FUNC\_REG\_3** for GPIO function register 3,
- > **GPIO\_FUNC\_REG\_4** for GPIO function register 4,
- GPIO\_FUNC\_REG\_5 for GPIO function register 5, ➤ **GPIO\_FUNC\_REG\_6** for GPIO function register 6

# Bit x: Select GPIO pin, which can be set as:

- > GPIO BIT 0: GPIO pin 0,
- GPIO\_BIT\_1: GPIO pin 1,GPIO\_BIT\_2: GPIO pin 2,
- ➤ **GPIO\_BIT\_3:** GPIO pin 3,
- > GPIO\_BIT\_4: GPIO pin 4,
- > GPIO BIT 5: GPIO pin 5.
- > GPIO\_BIT\_6: GPIO pin 6,
- > GPIO\_BIT\_7: GPIO pin 7,
- > GPIO BIT ALL: GPIO pin[0:7],
- Combination of the effective bits.

# **Description:**

This function will enable GPIO pin specified function.

### Return:

None

#### 10.2.3.14 **GPIO** DisableFuncReq

Disable specified GPIO function.

# Prototype:

void

GPIO DisableFuncReg(GPIO Port GPIO x. uint8\_t FuncReg\_x,

uint8\_t *Bit\_x*)

### Parameters:

**GPIO\_x**: Select GPIO port, which can be set as:

- > **GPIO\_PA:** GPIO port A.
- > GPIO PB: GPIO port B.
- > GPIO PC: GPIO port C.
- > GPIO PD: GPIO port D.
- > GPIO PE: GPIO port E.

- GPIO\_PF: GPIO port F.
  GPIO\_PG: GPIO port G.
  GPIO\_PJ: GPIO port J.
  GPIO\_PK: GPIO port K.
  GPIO\_PL: GPIO port L.
- FuncReg\_x: The number of GPIO function register, which can be set as:
- > GPIO\_FUNC\_REG\_1 for GPIO function register 1,
- > GPIO FUNC REG 2 for GPIO function register 2.
- ➤ **GPIO\_FUNC\_REG\_3** for GPIO function register 3,
- ➤ **GPIO\_FUNC\_REG\_4** for GPIO function register 4,
- > GPIO\_FUNC\_REG\_5 for GPIO function register 5,
- > GPIO FUNC REG 6 for GPIO function register 6

# Bit\_x: Select GPIO pin, which can be set as:

- GPIO\_BIT\_0: GPIO pin 0,
- > GPIO\_BIT\_1: GPIO pin 1,
- > **GPIO\_BIT\_2:** GPIO pin 2,
- > **GPIO\_BIT\_3:** GPIO pin 3,
- ➤ **GPIO\_BIT\_4:** GPIO pin 4,
- > GPIO\_BIT\_5: GPIO pin 5,
- ➢ GPIO\_BIT\_6: GPIO pin 6,
- ➤ **GPIO\_BIT\_7:** GPIO pin 7.
- > **GPIO\_BIT\_ALL:** GPIO pin[0:7],
- Combination of the effective bits.

### **Description:**

This function will disable GPIO pin specified function.

### Return:

None

# 10.2.4 Data Structure Description

### 10.2.4.1 GPIO InitTypeDef

# **Data Fields:**

uint8\_t

**IOMode** Set specified GPIO Pin as input port or output port, which can be set as:

- GPIO\_INPUT: Set GPIO pin as input port
- > GPIO OUTPUT: Set GPIO pin as output port
- > GPIO\_IO\_MODE\_NONE: Don't change GPIO pin I/O mode.

uint8\_t

**PullUp** Enable or disable specified GPIO Pin pull-up function, which can be set as:

- > GPIO PULLUP ENABLE: Enable specified GPIO pin pull-up function.
- GPIO\_PULLUP\_DISABLE: Disable specified GPIO pin pull-up function.
- ➤ **GPIO\_PULLUP\_NONE:** Don't have pull-up function or needn't change. uint8 t

**OpenDrain** Set specified GPIO Pin as open drain port or CMOS port, which can be set as:

- > GPIO\_OPEN\_DRAIN\_ENABLE: Set specified GPIO pin as open drain port.
- > GPIO\_OPEN\_DRAIN\_DISABLE: Set specified GPIO pin as CMOS port.
- > **GPIO\_OPEN\_DRAIN\_NONE:** Don't have open-drain function or needn't change.

uint8 t

**PullDown** Enable or disable specified GPIO Pin pull-down function, which can be set as:

- > **GPIO\_PULLDOWN\_ENABLE:** Enable specified GPIO pin pull-down function.
- > GPIO\_PULLDOWN\_DISABLE: Disable specified GPIO pin pull-down function.
- > **GPIO\_PULLDOWN\_NONE:** Don't have pull-down function or needn't change.

# 10.2.4.2 GPIO\_RegTypeDef

### Data Fields:

uint8 t

**PinDATA** Port x data register, port data read and write by this variable.

uint8 t

**PinCR** Port x output control register.

- > "0": output disable.
- > "1": output enable.

uint8\_t

**PinFR[FRMAX]** Function setting register. You will be able to use the functions assigned by setting "1"

uint8 t

**PinOD** Port x open drain control register.

- > "0": CMOS
- > "1": Open Drain

uint8 t

**PinPUP** Port x pull-up control register:

- > "0": Pull-up disable.
- > "1": Pull-up enable.

uint8 t

**PinPDN** Port x pull-down control register :

- > "0": Pull-down disable.
- > "1": Pull-down enable.

uint8 t

**PinPIE** Port x input control register:

- > "0": Input disable.
- > "1": Input enable.

# 10.2.4.3 TSB\_Port\_TypeDef

# **Data Fields:**

IO uint32 t

**DATA** The "DATA" can be read and written

\_IO uint32\_t

**PinCR** The "CR" can be read and written.

\_IO uint32\_t

**PinFR[FRMAX]** The "FR[FRMAX]" can be read and written

uint32 t

### RESERVED0[RESER] Reserved

\_\_IO uint32\_t

PinOD The "OD" can be read and written

IO uint32 t

PinPUP The "PUP" can be read and written

\_\_IO uint32\_t

PinPDN The "PDN" can be read and written uint32\_t
RESERVED1[RESER] Reserved
\_\_IO uint32\_t
PinPIE Port x input control register

# 11. I2C

# 11.1 Overview

The TMPM46B contains I2C Bus Interface with 3 channels (I2C0~2).

The I2C bus is connected to external devices via SCL and SDA, and it can communicate with multiple devices.

Data can be transferred in free data format by the I2C channels. In free data format, data is always sent by master-transmitter and received by slave-receiver.

The I2C driver APIs provide a set of functions to configure each channel such as setting self-address of the I2C channel, the clock division, the generation of ACK clock and to control the data transfer such as sending start condition or stop condition to I2C bus, data transmission or reception, and to indicate the status of each channel such as returning the state or the mode of each I2C channel.

All driver APIs are contained in /Libraries/TX04\_Periph\_Driver/src/tmpm46b\_i2c.c, with /Libraries/TX04\_Periph\_Driver/inc/tmpm46b\_i2c.h containing the macros, data types, structures and API definitions for use by applications.

# 11.2 API Functions

# 11.2.1 Function List

- ◆ void I2C\_SetACK(TSB\_I2C\_TypeDef\* *I2Cx*, FunctionalState *NewState*);
- ◆ void I2C Init(TSB I2C TypeDef\* I2Cx, I2C InitTypeDef\* InitI2CStruct);
- void I2C\_SetBitNum(TSB\_I2C\_TypeDef\* I2Cx, uint32\_t I2CBitNum);
- void I2C\_SWReset(TSB\_I2C\_TypeDef\* I2Cx);
- void I2C\_ClearINTReq(TSB\_I2C\_TypeDef\* I2Cx);
- void I2C\_GenerateStart(TSB\_I2C\_TypeDef\* I2Cx);
- void I2C\_GenerateStop(TSB\_I2C\_TypeDef\* I2Cx);
- ◆ I2C State I2C GetState(TSB\_I2C\_TypeDef\* I2Cx);
- void I2C\_SetSendData(TSB\_I2C\_TypeDef\* I2Cx, uint32\_t Data);
- uint32\_t I2C\_GetReceiveData(TSB\_I2C\_TypeDef\* I2Cx);
- void I2C\_SetFreeDataMode(TSB\_I2C\_TypeDef\* I2Cx, FunctionalState NewState);
- FunctionalState I2C\_GetSlaveAddrMatchState(TSB\_I2C\_TypeDef \* I2Cx);
- void I2C\_SetPrescalerClock(TSB\_I2C\_TypeDef \* I2Cx, uint32\_t PrescalerClock);
- ◆ void I2C\_SetINTReq(TSB\_I2C\_TypeDef \* I2Cx,FunctionalState NewState);
- FunctionalState I2C\_GetINTStatus(TSB\_I2C\_TypeDef \* I2Cx);
- void I2C\_ClearINTOutput(TSB\_I2C\_TypeDef \* I2Cx);

# 11.2.2 Detailed Description

Functions listed above can be divided into four parts:

- 1) Configure and control the common functions of each I2C channel are handled by I2C\_SetACK(), I2C\_SetBitNum(),I2C\_SetPrescalerClock()and I2C\_Init().
- 2) Transfer control of each I2C channel is handled by I2C\_ClearINTReq(), I2C\_Generatestart(), I2C\_Generatestop(),I2C\_SetSendData(), I2C\_GetReceiveData(),I2C\_SetINTReq(),I2C\_ClearINTOutput().
- 3) The status indication of each I2C channel is handled by I2C GetState().I2C GetSlaveAddrMatchState() and I2C GetINTStatus().
- 4) I2C SWReset() and I2C SetFreeDataMode() handle other specified functions.

# 11.2.3 Function Documentation

\*Note: in all of the following APIs, parameter "TSB\_I2C\_TypeDef\* *I2Cx*" can be one of the following values:

TSB\_I2C0, TSB\_I2C1, TSB\_I2C2

# 11.2.3.1 I2C\_SetACK

Enable or disable the generation of ACK clock.

### Prototype:

void

I2C\_SetACK(TSB\_I2C\_TypeDef\* *I2Cx*, FunctionalState *NewState*)

### Parameters:

I2Cx is the specified I2C channel.

NewState sets the generation of ACK clock, which can be:

- **ENABLE** for generating of ACK clock
- DISABLE for no ACK clock

### **Description:**

The function specifies the generation of ACK clock on I2C bus. The ACK clock will be generated if **NewState** is **ENABLE**. And the ACK clock will be not generated if **NewState** is **DISABLE**.

### Return:

None

# 11.2.3.2 I2C Init

Initialize the specified I2C channel in I2C mode.

# Prototype:

void

I2C\_Init(TSB\_I2C\_TypeDef\* *I2Cx*, I2C\_InitTypeDef\* *InitI2CStruct*)

### Parameters:

I2Cx is the specified I2C channel.

*Initl2CStruct* is the structure containing I2C configuration (refer to Data Structure Description for details).

# **Description:**

This function will initialize and configure the self-address, bit length of transfer data, clock division, the generation of ACK clock and the operation mode of I2C transfer for the specified I2C channel selected by *I2Cx*.

### Return:

None

# 11.2.3.3 I2C SetBitNum

Specify the number of bits per transfer.

# Prototype:

void

I2C\_SetBitNum(TSB\_I2C\_TypeDef\* *I2Cx*, uint32\_t *I2CBitNum*)

### Parameters:

I2Cx is the specified I2C channel.

I2CBitNum specifies the number of bits per transfer, max. 8.

This parameter can be one of the following values:

- I2C\_DATA\_LEN\_8, which means that the data length number of bits per transfer is 8;
- ▶ I2C\_DATA\_LEN\_1, which means that the data length number of bits per transfer is 1;
- > I2C\_DATA\_LEN\_2, which means that the data length number of bits per transfer is 2;
- I2C\_DATA\_LEN\_3, which means that the data length number of bits per transfer is 3;
- > I2C\_DATA\_LEN\_4, which means that the data length number of bits per transfer is 4:
- I2C\_DATA\_LEN\_5, which means that the data length number of bits per transfer is 5;
- > I2C\_DATA\_LEN\_6, which means that the data length number of bits per transfer is 6;
- > I2C\_DATA\_LEN\_7, which means that the data length number of bits per transfer is 7.

### **Description:**

The number of bits to be transferred each transaction can be changed by this function.

### Return:

None

# 11.2.3.4 I2C SWReset

Reset the state of the specified I2C channel.

### Prototype:

void

I2C\_SWReset(TSB\_I2C\_TypeDef\* I2Cx)

### Parameters:

I2Cx is the specified I2C channel.

# **Description:**

This function will generate a reset signal that initializes the serial bus interface circuit. After a reset, all control registers and status flags are initialized to their reset values.

### Return:

None

# 11.2.3.5 I2C\_ClearINTReq

Clear I2C interrupt request in I2C bus mode.

### **Prototype:**

void

I2C\_ClearINTReq(TSB\_I2C\_TypeDef\* I2Cx)

### **Parameters:**

I2Cx is the specified I2C channel.

### **Description:**

This function will clear the I2C interrupt, which has occurred, of the specified I2C channel.

### Return:

None

# 11.2.3.6 I2C\_GenerateStart

Set I2C bus to Master mode and Generate start condition in I2C mode.

### **Prototype:**

void

I2C\_GenerateStart(TSB\_I2C\_TypeDef\* I2Cx)

### **Parameters:**

I2Cx is the specified I2C channel.

# **Description:**

The function will set I2C bus to Master mode and send start condition on I2C bus.

# Return:

None

# 11.2.3.7 I2C GenerateStop

Set I2C bus to Master mode and Generate stop condition in I2C mode.

# Prototype:

void

I2C\_GenerateStop(TSB\_I2C\_TypeDef\* I2Cx)

### **Parameters:**

I2Cx is the specified I2C channel.

### **Description:**

The function will set I2C bus to Master mode and send stop condition on I2C bus.

### Return:

None

# 11.2.3.8 I2C GetState

Get the I2C channel state in I2C bus mode.

## Prototype:

I2C\_State

I2C GetState(TSB I2C TypeDef\* I2Cx)

### Parameters:

I2Cx is the specified I2C channel.

## **Description:**

This function can return the state of the I2C channel while it is working in I2C bus mode. Call the function in ISR of I2C interrupt, and adopt different process according to different return.

### Return:

The state value of the I2C channel in I2C bus.

# 11.2.3.9 I2C\_SetSendData

Set data to be sent and start transmitting from the specified I2C channel.

## Prototype:

void

I2C\_SetSendData(TSB\_I2C\_TypeDef\* *I2Cx*, uint32 t *Data*)

### Parameters:

I2Cx is the specified I2C channel.

Data is a byte-data to be sent. The maximum value is 0xFF.

## **Description:**

This function will set the data to be sent from the specified I2C channel selected by *I2Cx*. It is appropriate to call the function after the transmission of the start condition, which can be done by *I2C\_Generatestart()*, or the reception of an ACK (usually causes an I2C interrupt), to send further data required by receiver.

## Return:

None

# 11.2.3.10 I2C GetReceiveData

Get data received from the specified I2C channel.

## Prototype:

uint32\_t

I2C\_GetReceiveData(TSB\_I2C\_TypeDef\* I2Cx)

## Parameters:

I2Cx is the specified I2C channel.

### **Description:**

This function will set the data to be sent from the specified I2C channel selected by *I2Cx*. It is appropriate to call the function after the transmission of the start condition, which can be done by *I2C\_Generatestart()*, or the reception of an ACK (usually causes an I2C interrupt), to send further data required by receiver.

## Return:

Data which has been received

# 11.2.3.11 I2C\_SetFreeDataMode

Set I2C channel working in I2C free data mode.

## Prototype:

void

I2C\_SetFreeDataMode(TSB\_I2C\_TypeDef\* *I2Cx*, FunctionalState *NewState*)

#### Parameters:

*I2Cx* is the specified I2C channel.

NewState specifies the state of the I2C when system is idle mode, which can be

- **ENABLE:** enables the I2C channel.
- DISABLE: disables the I2C channel.

## **Description:**

The specified I2C channel can transfer data in free data format by calling this function. In free data format, master device always transmits data while slave device always receives data. If the I2C is needed to shift to transfer data in normal I2C format, call I2C\_Init().

### Return:

None

# 11.2.3.12 I2C GetSlaveAddrMatchState

Get slave address match detection state.

# **Prototype:**

**FunctionalState** 

I2C\_ GetSlaveAddrMatchState(TSB\_I2C\_TypeDef\* I2Cx)

#### Parameters:

*I2Cx* is the specified I2C channel.

### **Description:**

Get slave address match detection state.

### Return:

The state of match detection

**ENABLE:** Slave address is matched. **DISABLE:** Slave address is unmatched.

# 11.2.3.13 I2C\_SetPrescalerClock

Set prescaler clock of the specified I2C channel.

# Prototype:

void

I2C\_SetPrescalerClock(TSB\_I2C\_TypeDef\* *I2Cx*, uint32\_t *PrescalerClock*)

### Parameters:

I2Cx is the specified I2C channel.

**PrescalerClock** is the prescaler clock value.

This parameter can be one of the following values:

> I2C PRESCALER DIV 1 to I2C PRESCALER DIV 32

## **Description:**

This function will set prescaler clock of the specified I2C channel,

The system clock(fsys) is divided according to **PrescalerClock** as the prescaler clock(fprsck), and the prescaler clock is further divided by **I2CCIkDiv** (refer to Data Structure Description for details).and used as the serial clock for I2C transfer.

Make sure the prescaler clock in the range between 50ns and 150ns.

### Return:

None

# 11.2.3.14 I2C\_SetINTReq

Enable or disable interrupt request of the I2C channel.

## Prototype:

void

I2C \_SetINTReq(TSB\_I2C\_TypeDef\* *I2Cx*, FunctionalState *NewState*)

#### Parameters:

*I2Cx* is the specified I2C channel. *NewState*: Specify I2C interrupt setting

This parameter can be one of the following values:

ENABLE: Enable I2C interruptDISABLE: Disable I2C interrupt

### **Description:**

This function will enable or disable I2C interrupt request.

### Return:

None

# 11.2.3.15 I2C\_GetINTStatus

Get interrupt generation state.

### **Prototype:**

FunctionalState

I2C\_GetINTStatus(TSB\_I2C\_TypeDef\* I2Cx)

## Parameters:

I2Cx is the specified I2C channel.

## **Description:**

This function will get the state of I2C interrupt generation.

## Return:

The state of interrupt generation.

**ENABLE**: I2C interrupt has been generated.

**DISABLE**: I2C has not interrupted.

# 11.2.3.16 I2C\_ClearINTOutput

Clear the I2C interrupt output.

# Prototype:

void

I2C\_ClearINTOutput(TSB\_I2C\_TypeDef\* I2Cx)

### **Parameters:**

*I2Cx* is the specified I2C channel.

## **Description:**

This function will clear the I2C interrupt output, which has occurred, of the specified I2C channel.

#### Return:

None

# 11.2.4 Data Structure Description

# 11.2.4.1 I2C\_InitTypeDef

## **Data Fields:**

uint32 t

**I2CSelfAddr** specifies self-address of the I2C channel in I2C mode, the last bit of which can not be 1 and max. 0xFE.

uint32 t

**I2CDataLen** Specify data length of the I2C channel in I2C mode, which can be set as:

- ▶ I2C\_DATA\_LEN\_8, which means that the data length number of bits per transfer is 8:
- > I2C\_DATA\_LEN\_1, which means that the data length number of bits per transfer is 1:
- > I2C\_DATA\_LEN\_2, which means that the data length number of bits per transfer is 2;
- > I2C\_DATA\_LEN\_3, which means that the data length number of bits per transfer is 3;
- ▶ I2C\_DATA\_LEN\_4, which means that the data length number of bits per transfer is 4;
- ▶ I2C\_DATA\_LEN\_5, which means that the data length number of bits per transfer is 5;
- ▶ I2C\_DATA\_LEN\_6, which means that the data length number of bits per transfer is 6:
- > I2C\_DATA\_LEN\_7, which means that the data length number of bits per transfer is 7.

### uint32\_t

**I2CCIkDiv** specifies the division of the prescaler clock for I2C transfer, which can be set as:

- ➤ I2C\_SCK\_CLK\_DIV\_20, which means that the frequency of the serial clock for I2C transfer is quotient of fprsck divided by 20;
- > I2C\_SCK\_CLK\_DIV\_24, which means that the frequency of the serial clock for I2C transfer is quotient of fprsck divided by 24;

- > I2C\_SCK\_CLK\_DIV\_32, which means that the frequency of the serial clock for I2C transfer is quotient of fprsck divided by 32;
- > I2C\_SCK\_CLK\_DIV\_48, which means that the frequency of the serial clock for I2C transfer is quotient of fprsck divided by 48;
- > I2C\_SCK\_CLK\_DIV\_80, which means that the frequency of the serial clock for I2C transfer is quotient of fprsck divided by 80;
- ➤ I2C\_SCK\_CLK\_DIV\_144, which means that the frequency of the serial clock for I2C transfer is quotient of fprsck divided by 144;
- ▶ I2C\_SCK\_CLK\_DIV\_272, which means that the frequency of the serial clock for I2C transfer is quotient of fprsck divided by 272;
- > I2C\_SCK\_CLK\_DIV\_528, which means that the frequency of the serial clock for I2C transfer is quotient of fprsck divided by 528;

### uint32 t

**PrescalerClkDiv** specifies the division of the system clock for generating the fprsck, which can be set as:

- ➤ I2C\_PRESCALER\_DIV\_1, which means that the frequency of the prescaler clock is quotient of fsys divided by 1
- ➤ I2C\_PRESCALER\_DIV\_2, which means that the frequency of the prescaler clock is quotient of fsys divided by 2
- ➤ I2C\_PRESCALER\_DIV\_3, which means that the frequency of the prescaler clock is quotient of fsys divided by 3
- ➤ I2C\_PRESCALER\_DIV\_4, which means that the frequency of the prescaler clock is quotient of fsys divided by 4
- I2C\_PRESCALER\_DIV\_5, which means that the frequency of the prescaler clock is quotient of fsys divided by 5
- ➤ I2C\_PRESCALER\_DIV\_6, which means that the frequency of the prescaler clock is quotient of fsys divided by 6
- ➤ I2C\_PRESCALER\_DIV\_7, which means that the frequency of the prescaler clock is quotient of fsys divided by 7
- ➤ I2C\_PRESCALER\_DIV\_8, which means that the frequency of the prescaler clock is quotient of fsys divided by 8
- > I2C\_PRESCALER\_DIV\_9, which means that the frequency of the prescaler clock is quotient of fsys divided by 9
- ➤ I2C\_PRESCALER\_DIV\_10, which means that the frequency of the prescaler clock is quotient of fsys divided by 10
- ➤ I2C\_PRESCALER\_DIV\_11, which means that the frequency of the prescaler clock is quotient of fsys divided by 11
- ➤ I2C\_PRESCALER\_DIV\_12, which means that the frequency of the prescaler clock is quotient of fsys divided by 12
- ➤ I2C\_PRESCALER\_DIV\_13, which means that the frequency of the prescaler clock is quotient of fsys divided by 13
- ▶ I2C\_PRESCALER\_DIV\_14, which means that the frequency of the prescaler clock is quotient of fsys divided by 14
- ➤ I2C\_PRESCALER\_DIV\_15, which means that the frequency of the prescaler clock is quotient of fsys divided by 15
- ➤ I2C\_PRESCALER\_DIV\_16, which means that the frequency of the prescaler clock is quotient of fsys divided by 16
- ▶ I2C\_PRESCALER\_DIV\_17, which means that the frequency of the prescaler clock is quotient of fsys divided by 17
- > I2C\_PRESCALER\_DIV\_18, which means that the frequency of the prescaler clock is quotient of fsys divided by 18
- ➤ I2C\_PRESCALER\_DIV\_19, which means that the frequency of the prescaler clock is quotient of fsys divided by 19
- ➤ I2C\_PRESCALER\_DIV\_20, which means that the frequency of the prescaler clock is quotient of fsys divided by 20

- ➤ I2C\_PRESCALER\_DIV\_21, which means that the frequency of the prescaler clock is quotient of fsys divided by 21
- ➤ I2C\_PRESCALER\_DIV\_22, which means that the frequency of the prescaler clock is quotient of fsys divided by 22
- > I2C\_PRESCALER\_DIV\_23, which means that the frequency of the prescaler clock is quotient of fsys divided by 23
- ▶ I2C\_PRESCALER\_DIV\_24, which means that the frequency of the prescaler clock is quotient of fsys divided by 24
- ➤ I2C\_PRESCALER\_DIV\_25, which means that the frequency of the prescaler clock is quotient of fsys divided by 25
- > I2C\_PRESCALER\_DIV\_26, which means that the frequency of the prescaler clock is quotient of fsys divided by 26
- ▶ I2C\_PRESCALER\_DIV\_27, which means that the frequency of the prescaler clock is quotient of fsys divided by 27
- > I2C\_PRESCALER\_DIV\_28, which means that the frequency of the prescaler clock is quotient of fsys divided by 28
- ➤ I2C\_PRESCALER\_DIV\_29, which means that the frequency of the prescaler clock is quotient of fsys divided by 29
- ➤ I2C\_PRESCALER\_DIV\_30, which means that the frequency of the prescaler clock is quotient of fsys divided by 30
- ➤ I2C\_PRESCALER\_DIV\_31, which means that the frequency of the prescaler clock is quotient of fsys divided by 31
- > I2C\_PRESCALER\_DIV\_32, which means that the frequency of the prescaler clock is quotient of fsys divided by 32

\*Note: Make sure the prescaler clock in the range between 50ns and 150ns.

#### **FunctionalState**

I2CACKState Enable or disable the generation of ACK clock, which can be one of the following values:

- **ENABLE:** enables the generation of ACK clock.
- > **DISABLE:** disables the generation of ACK clock.

# 11.2.4.2 I2C State

## Data Fields:

uint32\_t

All specifies state data in I2C mode

## **Bit Fields:**

uint32 t

LastRxBit specifies last received bit monitor.

#### uint32

GeneralCall specifies general call detected monitor.

#### uint32 t

SlaveAddrMatch specifies slave address match monitor.

### uint32 t

ArbitrationLost specifies arbitration last detected monitor.

#### uint32 t

**INTReq** specifies Interrupt request monitor.

### uint32 t

BusState specifies bus busy flag.

# uint32\_t

**TRx** specifies transfer or Receive selection monitor.

# uint32\_t

*MasterSlave* specifies master or slave selection monitor.

# **12. IGBT**

# 12.1 Overview

TMPM46B contains 4 channels multi-purpose timer (MPT). MPT can operate in IGBT mode.

There are the following functions in IGBT mode:

- 1) 16-bit programmable square-wave output mode (PPG, two waves)
- 2) External trigger starting
- 3) Period matching detection function
- 4) Emergency stop function
- 5) Synchronous start mode

The IGBT driver APIs provide a set of functions to control IGBT module, including setting start mode, operation mode, counter state, source clock division, initial output level, trigger/EMG noise elimination division, changing output active/inactive timing, output wave period, EMG output and so on.

All driver APIs are contained in /Libraries/TX04\_Periph\_Driver/src/tmpm46b\_igbt.c, with /Libraries/TX04\_Periph\_Driver/inc/tmpm46b\_igbt.h containing the macros, data types, structures and API definitions for use by applications.

# 12.2 API Functions

# 12.2.1 Function List

- ◆ void IGBT Enable(TSB MT TypeDef\* *IGBTx*)
- ◆ void IGBT\_Disable(TSB\_MT\_TypeDef\* *IGBTx*)
- ◆ void IGBT\_SetClkInCoreHalt(TSB\_MT\_TypeDef\* *IGBTx*, uint8\_t *ClkState*)
- ◆ void IGBT\_SetSWRunState(TSB\_MT\_TypeDef\* *IGBTx*, uint8\_t *Cmd*)
- uint16\_t IGBT\_GetCaptureValue(TSB\_MT\_TypeDef\* IGBTx, uint8\_t CapReg)
- void IGBT\_Init(TSB\_MT\_TypeDef\* IGBTx, IGBT\_InitTypeDef\* InitStruct)
- void IGBT\_Recount(TSB\_MT\_TypeDef\* IGBTx)
- void IGBT\_ChangeOutputActiveTiming(TSB\_MT\_TypeDef\* IGBTx, uint8\_t Output, uint16 t Timing)
- void IGBT\_ChangeOutputInactiveTiming(TSB\_MT\_TypeDef\* IGBTx, uint8\_t Output, uint16 t Timing)
- ◆ void IGBT ChangePeriod(TSB MT TypeDef\* IGBTx, uint16 t Period)
- ◆ WorkState IGBT\_GetCntState(TSB\_MT\_TypeDef\* *IGBTx*)
- ◆ Result IGBT\_CancelEMGState(TSB\_MT\_TypeDef\* *IGBTx*)
- ◆ IGBT EMGStateTypeDef IGBT GetEMGState(TSB MT TypeDef \* IGBTx)
- void IGBT\_ChangeTrgValue(TSB\_MT\_TypeDef\*IGBTx, uint16\_t uTrgCnt)
- void IGBT\_CISynSlaveChCounter(TSB\_MT\_TypeDef \* IGBTx)

# 12.2.2 Detailed Description

Functions listed above can be divided into five parts:

- 1) Initialize and configure the common functions of each IGBT channel are handled by IGBT\_Enable(), IGBT\_Disable() and IGBT\_Init().
- The counter state and control of each IGBT channel are handled by IGBT\_SetClkInCoreHalt(), IGBT\_SetSWRunState(), IGBT\_Recount() and IGBT\_GetCntState().
- 3) Changing Operation parameters and getting captured value of each IGBT channel are handled by IGBT\_GetCaptureValue(), IGBT\_ChangeOutputActiveTiming(), IGBT\_ChangeOutputInactiveTiming() and IGBT\_ChangePeriod().

- 4) Getting and cancel the EMG protection state is handled by IGBT\_GetEMGState () and IGBT\_CancelEMGState().
- 5) Change the Trigger value counter and synchronous counter clearing setting are handled by IGBT\_ChangeTrgValue() and IGBT\_SetSynCounterClearConfig().

# **12.2.3 Function Documentation**

\*Note: in all of the following APIs, parameter "TSB\_MT\_TypeDef\* *IGBTx*" can be one of the following values:

IGBT0, IGBT1, IGBT2 or IGBT3.

# 12.2.3.1 IGBT Enable

Enable the specified MPT channel in IGBT mode.

### Prototype:

void

IGBT\_Enable(TSB\_MT\_TypeDef\* IGBTx)

### **Parameters:**

IGBTx is the specified MPT channel in IGBT mode.

## **Description:**

This function will enable the specified MPT channel selected by *IGBTx*. After calling this API, the MPT operates in IGBT mode and the specified channel should be initialized and configured by **IGBT\_Init()**.

### Return:

None

## 12.2.3.2 IGBT Disable

Disable the specified MPT channel operating in IGBT mode.

## **Prototype:**

void

IGBT\_Disable(TSB\_MT\_TypeDef\* IGBTx)

### Parameters:

IGBTx is the specified MPT channel in IGBT mode.

## **Description:**

This function will disable the specified MPT channel selected by IGBTx.

### Return:

None

## 12.2.3.3 IGBT SetClkInCoreHalt

Set the clock stop or not in Core Halt when the specified MPT channel operates in IGBT mode.

## Prototype:

void

IGBT\_SetClkInCoreHalt(TSB\_MT\_TypeDef\* *IGBTx*, uint8 t *ClkState*)

### Parameters:

IGBTx is the specified MPT channel in IGBT mode.

**ClkState** specify the control in Core Halt during debug mode, which can be one of the values below:

- > IGBT\_RUNNING\_IN\_CORE\_HALT, clock does not stop and outputs are not controlled.
- > IGBT\_STOP\_IN\_CORE\_HALT, clock stops and output are controlled in accordance with configuration.

## **Description:**

In Core Halt during debug mode, the clock of IGBT mode can stop or keep running, which depends on *ClkState*. It's highly recommended to select **IGBT STOP IN CORE HALT** as *ClkState*.

### Return:

None

# 12.2.3.4 IGBT\_SetSWRunState

Start or stop the counter in IGBT mode by software command.

## Prototype:

void

IGBT\_SetSWRunState(TSB\_MT\_TypeDef\* *IGBTx*, uint8 t *Cmd*)

## Parameters:

*IGBTx* is the specified MPT channel in IGBT mode.

**Cmd** is the command of controlling the counter, which can be one of the values below.

- > IGBT\_RUN, the command of starting the counter,
- > **IGBT STOP**, the command of stopping the counter.

# **Description:**

This function can start or stop the counter by software.

trigger. Then the counter can be started by the trigger.

## Return:

None

# \*Note:

- 1) The actual timing of counter starting or stopping depends on the configuration of IGBT mode. If **IGBT\_CMD\_START** or **IGBT\_CMD\_START\_NO\_START\_INT** is selected as **StartMode** (refer to Data Structure Description for details), this API can fully control the counter. If **StartMode** is set as other values, trigger can also control the counter.
- 2) If IGBT\_FALLING\_TRG\_START or IGBT\_RISING\_TRG\_START is selected as *StartMode* (refer to Data Structure Description for details), after the initialization and configuration is complete, the software start command, IGBT\_SetSWRunState(IGBTx, IGBT\_RUN), must be issued before the start
- 3) When EMG input is low level and EMG interrupt occurs, please use IGBT\_SetSWRunState(IGBTx, IGBT\_STOP) to stop the counter.

# 12.2.3.5 IGBT\_GetCaptureValue

Get the captured counter value in IGBT mode.

### Prototype:

uint16 t

### **Parameters:**

IGBTx is the specified MPT channel in IGBT mode.

CapReg selects the capture register, which can be one of the values below,

- ➤ IGBT\_CAPTURE\_0, capture register 0,
- ➤ **IGBT\_CAPTURE\_1**, capture register 1.

## **Description:**

This function returns the value captured and stored in the specified capture register.

### Return:

The value captured

#### \*Note

Only when **IGBT\_CMD\_START** or **IGBT\_CMD\_START\_NO\_START\_INT** is selected as **StartMode** (refer to Data Structure Description for details), the counter value can be captured and be got by calling this function. The timing of the first input edge will be captured and stored in capture register 0. And the timing of the second input edge will be captured and stored in the capture register 1.

### 12.2.3.6 IGBT Init

Initialize and configure the specified MPT channel in IGBT mode.

## Prototype:

void

# Parameters:

IGBTx is the specified MPT channel in IGBT mode.

**InitStruct** is the structure containing IGBT configuration including start mode, operation mode, output in stop state, start trigger acceptance mode, interrupt period, source clock division, initialization of output0/1, noise elimination time division for trigger input and EMG input, active and inactive timing of output0/1, the period of IGBT output wave and EMG function setting (refer to Data Structure Description for details).

## **Description:**

After enabling the IGBT mode by calling **IGBT\_Enable()**, this function can be used to initialize and configure the specified MPT channel in IGBT mode.

#### Return:

None

### \*Note:

The corresponding I/O ports must be set as EMG input pins when MPTs operate in IGBT mode.

Call this function when **IGBT\_CancelEMGState()** returns **SUCCESS** only, otherwise the initialization and configuration will not take effect.

# 12.2.3.7 IGBT Recount

Clear and restart the counter.

## **Prototype:**

void

IGBT\_Recount(TSB\_MT\_TypeDef\* IGBTx)

## Parameters:

IGBTx is the specified MPT channel in IGBT mode.

### **Description:**

While the counter is running, call this function will make counter restart counting from 0.

### Return:

None

# 12.2.3.8 IGBT\_ChangeOutputActiveTiming

Change the active timing of IGBT output 0 or output 1.

# Prototype:

void

IGBT\_ChangeOutputActiveTiming(TSB\_MT\_TypeDef\* *IGBTx*,

uint8\_t *Output*, uint16\_t *Timing*)

### **Parameters:**

IGBTx is the specified MPT channel in IGBT mode.

Output selects the IGBT output port, which can be

- > **IGBT\_OUTPUT\_0**, IGBT output port 0,
- > IGBT\_OUTPUT\_1, IGBT output port 1.

**Timing** specifies the new output active timing. The value must be set between 0 and the output inactive timing.

# **Description:**

This function is used to change the active timing of output. But the new active timing will take effect after the counter matches the period value.

### Return:

None

# 12.2.3.9 IGBT\_ChangeOutputInactiveTiming

Change the inactive timing of IGBT output 0 or output 1.

## Prototype:

void

IGBT\_ChangeOutputInactiveTiming(TSB\_MT\_TypeDef\* *IGBTx*, uint8\_t *Output*, uint16 t *Timing*)

### Parameters:

IGBTx is the specified MPT channel in IGBT mode.

Output selects the IGBT output port, which can be

- ➤ **IGBT\_OUTPUT\_0**, IGBT output port 0,
- > IGBT\_OUTPUT\_1, IGBT output port 1.

**Timing** specifies the new output inactive timing. The value must be set between the output active timing and the **Period**.

# **Description:**

This function is used to change the inactive timing of output. But the new inactive timing will take effect after the counter matches the period value.

### Return:

None

# 12.2.3.10 IGBT\_ChangePeriod

Change the period of IGBT output.

# Prototype:

void

### Parameters:

IGBTx is the specified MPT channel in IGBT mode.

**Period** specifies the new output period. The value must be set between the output inactive timing and 0xFFFF.

## **Description:**

This function is used to change the period of output. But the new period will take effect after the counter matches the previous period value.

# Return:

None

# 12.2.3.11 IGBT\_GetCntState

Get the counter state.

# Prototype:

WorkState

IGBT\_GetCntState(TSB\_MT\_TypeDef\* IGBTx)

## Parameters:

IGBTx is the specified MPT channel in IGBT mode.

# **Description:**

This function is used to get the counter state.

## Return:

The counter state, which can be: **BUSY**, the counter is running. **DONE**, the counter stops.

## 12.2.3.12 IGBT CancelEMGState

Cancel the EMG state of IGBT.

# Prototype:

Result

IGBT\_CancelEMGState(TSB\_MT\_TypeDef\* IGBTx)

#### Parameters:

IGBTx is the specified MPT channel in IGBT mode.

## **Description:**

This function is used to cancel the EMG state of IGBT. Before canceling the EMG state, call **IGBT\_GetCntState()** to check the state of the counter and make sure that the EMG input level is H.

If the counter is running (IGBT\_GetCntState() returns BUSY) or the EMG input is driven to L, it returns ERROR and the EMG state is not cancelled.

If the counter stops (**IGBT\_GetCntState()** returns **DONE**) and the EMG input is driven to H, it cancels the EMG state and returns **SUCCESS**.

### Return:

The result of EMG state canceling, which can be **SUCCESS**, EMG state of IGBT is cancelled. **ERROR**, EMG state of IGBT is not cancelled.

## 12.2.3.13 IGBT\_GetEMGState

Get the EMG state of IGBT.

## **Prototype:**

IGBT\_EMGStateTypeDef
IGBT\_GetEMGState(TSB\_MT\_TypeDef \* IGBTx)

## **Parameters:**

IGBTx is the specified MPT channel in IGBT mode.

## **Description:**

This function is used to get the EMG state of IGBT, which includes EMG input pin status after noise elimination and EMG protection status.

### Return:

The EMG status enumeration structure *IGBT\_EMGStateTypeDef* of EMG state (refer to Data Structure Description for details).

# 12.2.3.14 IGBT\_ChangeTrgValue

Change the Trigger value of IGBT output.

### Prototype:

void

IGBT\_ChangeTrgValue(TSB\_MT\_TypeDef\*IGBTx, uint16\_t uTrgCnt)

### Parameters:

IGBTx is the specified MPT channel in IGBT mode.

uTrgCnt is the new IGBT up-counter.

### **Description:**

Change the Trigger value of IGBT output.

#### Return:

None

# 12.2.3.15 IGBT\_SetSynCounterClearConfig

Set synchronous counter clearing setting.

### Prototype:

void

IGBT\_SetSynCounterClearConfig(TSB\_MT\_TypeDef \* *IGBTx*, uint8\_t *SynClrMode*)

### Parameters:

IGBTx is the specified MPT channel in IGBT mode.

**SynCirMode** specify the synchronous counter clearing mode, which can be one of the values below:

- ➤ **IGBT\_SYNCLR\_UPCN\_ENABLE**, the up-counters on slave channel are cleared synchronously with those of the master channel,
- > IGBT\_SYNCLR\_UPCN\_DISABLE, the up-counter of each channel are not cleared synchronously.

### **Description:**

This function is used to set synchronous counter clearing setting of slave channels in the synchronous start mode.

### Return:

None

# 12.2.4 Data Structure Description

# 12.2.4.1 IGBT\_InitTypeDef

## **Data Fields:**

uint8 t

**StartMode** selects start mode of counter, which could be

- > IGBT\_CMD\_START, counter is controlled by software command and the timing of input edge can be captured.
- ➤ IGBT\_CMD\_START\_NO\_START\_INT, counter is controlled by software command and the timing of input edge can be captured. No interrupt occurs when counter starts.
- ➤ IGBT\_CMD\_FALLING\_TRG\_START. There are 2 ways to start the counter. One is to issue the software start command during the trigger driven to low level. The other is a falling edge input to the trigger after the software start command is issued.
- ➤ IGBT\_CMD\_FALLING\_TRG\_START\_NO\_START\_INT, the ways to start the counter is same as IGBT\_CMD\_FALLING\_TRG\_START, but no interrupt occurs when counter is started by software command.

- ➤ IGBT\_CMD\_RISING\_TRG\_START, There are 2 ways to start the counter. One is to issue the software start command during the trigger driven to high level. The other is a rising edge input to the trigger after the software start command is issued.
- ➤ IGBT\_CMD\_RISING\_TRG\_START\_NO\_START\_INT, the ways to start the counter is same as IGBT\_CMD\_RISING\_TRG\_START, but no interrupt occurs when counter is started by software command.
- ➤ **IGBT\_FALLING\_TRG\_START**, only falling trigger edge can start the counter. On the other hand a rising trigger edge can stop the counter (\*See Note).
- ➤ **IGBT\_RISING\_TRG\_START**, only rising trigger edge can start the counter. On the other hand a falling trigger edge can stop the counter (\*See Note).
- ➤ IGBT\_SYNSLAVE\_CHNL\_START, Synchronous start (sets only slave channels (\*See Note).

uint8 t

OperationMode selects IGBT operation mode, which can be set as:

- > **IGBT\_CONTINUOUS\_OUTPUT**, IGBT operates in continuous output mode.
- > IGBT\_ONE\_TIME\_OUTPUT, IGBT operates in one-time output mode.

CntStopState specifies the output state when counter stops, which can be set as:

- > IGBT\_OUTPUT\_INACTIVE, IGBT outputs inactive level.
- > IGBT\_OUTPUT\_MAINTAINED, IGBT outputs do not change.
- ➤ **IGBT\_OUTPUT\_NORMAL**, counter does not stop until the end of the period, except a stop trigger, and outputs shift to inactive level when the counter stops.

**FunctionalState** 

**ActiveAcceptTrg** selects whether the start trigger is accepted when output is active level. This parameter can be set as:

- > ENABLE, trigger will always be accepted.
- > DISABLE, trigger will be ignored during active output.

uint8 t

**INTPeriod** specifies the interrupt occurrence period, which can be set as:

- > IGBT\_INT\_PERIOD\_1, interrupt occurs every one IGBT output period.
- > IGBT INT PERIOD 2, interrupt occurs every two IGBT output periods.
- > IGBT\_INT\_PERIOD\_4, interrupt occurs every four IGBT output periods. uint8 t

ClkDiv selects the division of IGBT source clock, which can be set as:

- IGBT\_CLK\_DIV\_1, the frequency of IGBT source clock equals to φT0.
- ightharpoonup IGBT\_CLK\_DIV\_2, the frequency of IGBT source clock is quotient of  $\phi$ T0 divided by 2.
- > IGBT\_CLK\_DIV\_4, the frequency of IGBT source clock is quotient of φT0 divided by 4.
- ightharpoonup IGBT\_CLK\_DIV\_8, the frequency of IGBT source clock is quotient of  $\phi$ T0 divided by 8.

uint8\_t

*Output0Init*, initialize the IGBT output 0, which can be set as:

- > IGBT\_OUTPUT\_DISABLE, disable IGBT output.
- ➤ **IGBT\_OUTPUT\_HIGH\_ACTIVE**, initial output is low level and high level is the active output.
- > IGBT\_OUTPUT\_LOW\_ACTIVE, initial output is high level and low level is the active output.

uint8\_t

Output1Init, initialize the IGBT output 1, which can be set as:

> IGBT OUTPUT DISABLE, disable IGBT output.

- > IGBT\_OUTPUT\_HIGH\_ACTIVE, initial output is low level and high level is the active output.
- > IGBT\_OUTPUT\_LOW\_ACTIVE, initial output is high level and low level is the active output.

uint8 t

*TrgDenoiseDiv* selects the division of noise elimination time for trigger input in IGBT mode. This parameter can be set as:

- > IGBT\_NO\_DENOISE, no noise elimination.
- ➤ **IGBT DENOISE DIV 16**, eliminate pulses shorter than 16 / fsys.
- ➤ IGBT\_DENOISE\_DIV\_32, eliminate pulses shorter than 32 / fsys.
- ➤ IGBT\_DENOISE\_DIV\_48, eliminate pulses shorter than 48 / fsys.
- ➤ IGBT\_DENOISE\_DIV\_64, eliminate pulses shorter than 64 / fsys.
- ➤ IGBT\_DENOISE\_DIV\_80, eliminate pulses shorter than 80 / fsys.
- ➤ IGBT\_DENOISE\_DIV\_96, eliminate pulses shorter than 96 / fsys.
- > IGBT DENOISE DIV 112, eliminate pulses shorter than 112 / fsys.
- ➤ **IGBT\_DENOISE\_DIV\_128**, eliminate pulses shorter than 128 / fsys.
- > IGBT\_DENOISE\_DIV\_144, eliminate pulses shorter than 144 / fsys.
- > IGBT\_DENOISE\_DIV\_160, eliminate pulses shorter than 160 / fsys.
- > IGBT\_DENOISE\_DIV\_176, eliminate pulses shorter than 176 / fsys.
- > IGBT\_DENOISE\_DIV\_192, eliminate pulses shorter than 192 / fsys.
- > IGBT\_DENOISE\_DIV\_208, eliminate pulses shorter than 208 / fsys.
- ➤ IGBT\_DENOISE\_DIV\_224, eliminate pulses shorter than 224 / fsys.
- ➤ IGBT\_DENOISE\_DIV\_240, eliminate pulses shorter than 240 / fsys. uint16 t

**Output0ActiveTiming** specifies the active timing of output 0. The value must be set between 0 and Output0InactiveTiming. uint16 t

**OutputOInactiveTiming** specifies the active timing of output 0. The value must be set between OutputOActiveTiming and Period.

**Output1ActiveTiming** specifies the active timing of output 1. The value must be set between 0 and Output1InactiveTiming. uint16 t

Output1InactiveTiming specifies the active timing of output 1. The value must be set between Output1ActiveTiming and Period. uint16 t

**Period** specifies the IGBT output period, max. 0xFFFF. uint8 t

**EMGFunction** specifies the EMG stop function. This parameter can be set as:

- > IGBT\_DISABLE\_EMG, disable IGBT EMG stop function.
- > IGBT\_EMG\_OUTPUT\_INACTIVE, IGBT outputs inactive level during EMG state.
- > IGBT\_EMG\_OUTPUT\_HIZ, IGBT outputs Hi-z during EMG state. uint8\_t

**EMGDenoiseDiv** selects the division of noise elimination time for EMG input in IGBT mode. This parameter can be set as:

- ➤ **IGBT\_NO\_DENOISE**, no noise elimination.
- > IGBT\_DENOISE\_DIV\_16, eliminate pulses shorter than 16 / fsys.
- ▶ IGBT\_DENOISE\_DIV\_32, eliminate pulses shorter than 32 / fsys.
- ➤ **IGBT\_DENOISE\_DIV\_48**, eliminate pulses shorter than 48 / fsys.
- > IGBT\_DENOISE\_DIV\_64, eliminate pulses shorter than 64 / fsys.
- ➤ IGBT\_DENOISE\_DIV\_80, eliminate pulses shorter than 80 / fsys.
- ➤ **IGBT\_DENOISE\_DIV\_96**, eliminate pulses shorter than 96 / fsys.
- IGBT\_DENOISE\_DIV\_112, eliminate pulses shorter than 112 / fsys.
   IGBT DENOISE DIV 128, eliminate pulses shorter than 128 / fsys.
- > IGBT DENOISE DIV 144, eliminate pulses shorter than 144 / fsys.

- ➤ IGBT\_DENOISE\_DIV\_160, eliminate pulses shorter than 160 / fsys.
- ➤ IGBT\_DENOISE\_DIV\_176, eliminate pulses shorter than 176 / fsys.
- > IGBT DENOISE DIV 192, eliminate pulses shorter than 192 / fsys.
- ➤ IGBT\_DENOISE\_DIV\_208, eliminate pulses shorter than 208 / fsys.
- > IGBT\_DENOISE\_DIV\_224, eliminate pulses shorter than 224 / fsys.
- ➤ IGBT\_DENOISE\_DIV\_240, eliminate pulses shorter than 240 / fsys.

### \*Note:

To use trigger to start the counter, a software start command must be issued at first

To use the synchronous start mode, set "11" to MTxIGCR<IGSTA[1:0]> on the slave channels (**IGBT1**, **IGBT2** or **IGBT3**) and set other than "11" to the master channel (**IGBT0**).

# 12.2.4.2 IGBT\_EMGStateTypeDef

### **Data Fields:**

enum

*IGBT\_EMGInputState* indicates the EMG input pin status after noise elimination, which could be

- > IGBT\_EMG\_INPUT\_LOW, EMG input pin after noise elimination is low.
- > IGBT\_EMG\_INPUT\_HIGH, EMG input pin after noise elimination is high.

### enum

IGBT\_EMGProtectState indicates the EMG protection status, which could be

- > **IGBT\_EMG\_NORMAL**, EMG protection status is in normal operation.
- > IGBT\_EMG\_PROTECT, EMG protection status is during in protection.

# 13. LVD

# 13.1 Overview

TMPM46B has Low voltage detection circuit (LVD). The voltage detection circuit generates a reset signal or an interrupt signal by detecting a decreasing/increasing voltage.

The LVD driver APIs provide a set of functions to enable or disable the LVD function, configure detection voltage and get the detection voltage interrupt status.

All driver APIs are contained in /Libraries/TX04\_Periph\_Driver/src/tmpm46b\_lvd.c, with /Libraries/TX04\_Periph\_Driver/inc/tmpm46b\_lvd.h containing the macros, data types, structures and API definitions for use by applications.

# 13.2 API Functions

# 13.2.1 Function List

- void LVD\_EnableVD(void)
- void LVD\_DisableVD(void)
- void LVD\_SetVDLevel(uint32\_t VDLevel)
- ◆ LVD VDStatus LVD GetVDStatus(void)
- void LVD\_SetVDResetOutput(FunctionalState *NewState*)
- void LVD\_SetVDINTOutput(FunctionalState NewState)

# 13.2.2 Detailed Description

Functions listed above can be divided into two parts:

- Configure LVD are handled by LVD\_EnableVD(), LVD\_DisableVD(), LVD\_SetVDLevel(), LVD\_SetVDResetOutput(), LVD\_SetVD1INTOutput().
- 2) Get the power supply voltage detection status info by LVD\_GetVDStatus().

# 13.2.3 Function Documentation

# 13.2.3.1 LVD\_EnableVD

Enable the operation of voltage detection.

## Prototype:

void

LVD\_EnableVD(void)

# Parameters:

None.

## **Description:**

This function will enable the voltage detection operation.

## Return:

None.

# 13.2.3.2 LVD DisableVD

Disable the operation of voltage detection.

## Prototype:

void

LVD\_DisableVD(void)

### Parameters:

None.

## **Description:**

This function will disable the voltage detection operation.

#### Return:

None.

# 13.2.3.3 LVD\_SetVDLevel

Select the detection voltage level.

## Prototype:

void

LVD SetVDLevel(uint32 t VDLevel)

### **Parameters:**

**VDLevel** is the voltage detection level.

This parameter can be one of the following values:

- **LVD\_VDLVL\_280:** Voltage detection level is from 2.80 ± 0.1V.
- **LVD\_VDLVL\_285:** Voltage detection level is from 2.85 ± 0.1V.
- $\triangleright$  LVD\_VDLVL\_290: Voltage detection level is from 2.90  $\pm$  0.1V.
- **LVD\_VDLVL\_295:** Voltage detection level is from 2.95 ± 0.1V.
- **LVD\_VDLVL\_300:** Voltage detection level is from  $3.00 \pm 0.1$ V.
- > LVD\_VDLVL\_305: Voltage detection level is from 3.05 ± 0.1V.
- **LVD\_VDLVL\_310:** Voltage detection level is from  $3.10 \pm 0.1$ V.
- **LVD\_VDLVL\_315:** Voltage detection level is from  $3.15 \pm 0.1$ V.

## **Description:**

This function will set the level of voltage detection.

## Return:

None.

## 13.2.3.4 LVD GetVDStatus

Get voltage detection status.

### **Prototype:**

LVD\_VDStatus

LVD\_GetVDStatus(void)

# Parameters:

None.

## **Description:**

This function will get voltage detection status.

## Return:

LVD\_VDStatus: The voltage detection status, which can be one of:

LVD\_VD\_UPPER: Power supply voltage is upper than the detection voltage.

**LVD\_VD\_LOWER**: Power supply voltage is lower than the detection voltage.

# 13.2.3.5 LVD\_SetVDResetOutput

Enable or disable LVD reset output of voltage detection.

## Prototype:

void

LVD\_SetVDResetOutput(FunctionalState *NewState*)

### **Parameters:**

NewState: new state of LVD reset output.

This parameter can be one of the following values:

**ENABLE** or **DISABLE** 

# **Description:**

This function enables or disables LVD reset output of voltage detection.

### Return:

None.

# 13.2.3.6 LVD\_SetVDINTOutput

Enable or disable LVD interrupt output of voltage detection.

# Prototype:

void

LVD\_SetVDINTOutput(FunctionalState *NewState*)

## Parameters:

NewState: new state of LVD interrupt output.

This parameter can be one of the following values:

**ENABLE** or **DISABLE** 

# **Description:**

This function enables or disables LVD interrupt output of voltage detection.

## Return:

None.

# 13.2.4 Data Structure Description

None

# 14. MLA

# 14.1 Overview

TOSHIBA TMPM46B contains an MLA processor (MLA: Multiple Length Arithmetic Coprocessor). The Multiple Length Arithmetic coprocessor (MLA) performs calculation for Elliptic Curve Cryptography (ECC) with 256-bit key length.

The MLA supports 3 algorithms below:

- Montgomery multiplication (256bit)
- Multiple length addition
- Multiple length subtraction

The MLA drivers API provide a set of functions to configure MLA, including such parameters as data block number, calculation result data, input data, output data, calculation mode setting, Montgomery parameter setting, operation setting, calculation status, carry and borrow flag status and so on.

This driver is contained in \Libraries\TX04\_Periph\_Driver\src\tmpm46b\_mla.c, with \Libraries\TX04\_Periph\_Driver\inc\tmpm46b\_mla.h containing the API definitions for use by applications.

# 14.2 API Functions

# 14.2.1 Function List

- void MLA\_SetCalculationMode(uint32\_t CalculationMode);
- MLA\_CalculationMode MLA\_GetCalculationMode(void);
- void MLA\_SetADataBlkNum(uint8\_t BlkNum);
- uint8 t MLA GetADataBlkNum(void);
- void MLA\_SetBDataBlkNum(uint8\_t BlkNum);
- uint8\_t MLA\_GetBDataBlkNum(void);
- void MLA SetWDataBlkNum(uint8 t BlkNum);
- uint8\_t MLA\_GetWDataBlkNum(void);
- MLA\_CarryBorrowFlag MLA\_GetCarryBorrowFlag(void);
- MLA CalculationStatus MLA GetCalculationStatus(void):
- Result MLA\_SetMontgomeryParameter(uint32\_t Data);
- uint32\_t MLA\_GetMontgomeryParameter(void);
- Result MLA\_WriteDataBlkNum(uint8\_t BlkNum, uint32\_t Data[8U]);
- void MLA\_ReadDataBlkNum(uint8\_t BlkNum);
- void MLA\_IPReset(void)

# 14.2.2 Detailed Description

Functions listed above can be divided into three parts:

- The MLA basic configuration is handled by the MLA\_SetCalculationMode(), MLA\_SetADataBlkNum(), MLA\_SetBDataBlkNum(), MLA\_SetBDataWlkNum(), MLA\_SetMontgomeryParameter() and MLA\_WriteDataBlkNum() functions.
- 2) The MLA operation result and status are got by the MLA\_GetCalculationMode(), MLA\_GetADataBlkNum(), MLA\_GetBDataBlkNum(), MLA\_GetWDataBlkNum(), MLA\_GetCarryBorrowFlag(), MLA\_GetCalculationStatus(), MLA\_GetMontgomeryParameter() and MLA\_ReadDataBlkNum() functions.
- 3) The MLA peripheral function reset is handled by the MLA IPReset() functions.

# 14.2.3 Function Documentation

# 14.2.3.1 MLA\_SetCalculationMode

Set the calculation mode.

## Prototype:

void

MLA\_SetCalculationMode(uint32\_t *CalculationMode*)

#### Parameters:

**CalculationMode:** Specify the calculation mode This parameter can be one of the following values:

- > MLA\_COM\_MODE\_MUL: Montgomery multiplication (256bit).
- > MLA\_COM\_MODE\_ADD: Multiple length addition.
- > MLA COM MODE SUB: Multiple length subtraction.

### **Description:**

This function will set the calculation mode.

#### Return:

None

# 14.2.3.2 MLA GetCalculationMode

Get the calculation mode.

## Prototype:

MLA\_CalculationMode

MLA\_GetCalculationMode(void)

#### Parameters:

None

#### **Description:**

This function will get the calculation mode.

### Return:

calculation mode.

MLA\_CalculationMode\_MUL: Montgomery multiplication (256bit).

MLA\_CalculationMode\_MUL: Multiple length addition.
MLA\_CalculationMode\_SUB: Multiple length subtraction.

# 14.2.3.3 MLA SetADataBlkNum

Set a data block number that is substituted into "a".

## Prototype:

void

MLA\_SetADataBlkNum(uint8\_t *BlkNum*)

## Parameters:

BlkNum: Data block number.

This parameter can be one of the following values:

> MLA BLK 0 to MLA BLK 31.

## **Description:**

This function will set a data block number that is substituted into "a".

### \*Note:

Set data block numbers, which are substituted into to "a", "b", and "w" in the

following equations, to <SRC1>, <SRC2>, and <RDB> respectively.

| <com></com> | Equation        |
|-------------|-----------------|
| 001         | w = a*b*R-1modP |
| 010         | w=a+b           |
| 100         | w=a-b           |

#### Return:

None

# 14.2.3.4 MLA\_GetADataBlkNum

Get the data block number that is substituted into "a".

## Prototype:

uint8\_t

MLA\_GetADataBlkNum(void)

### Parameters:

None

## **Description:**

This function will get the data block number that is substituted into "a".

#### Return:

Data block number.

MLA\_BLK\_0 to MLA\_BLK\_31, or MLA\_BLK\_UNKNOWN.

# 14.2.3.5 MLA SetBDataBlkNum

Set a data block number that is substituted into "b".

# Prototype:

void

MLA\_SetBDataBlkNum(uint8\_t BlkNum)

## Parameters:

BlkNum: Data block number.

This parameter can be one of the following values:

MLA\_BLK\_0 to MLA\_BLK\_31.

### **Description:**

This function will set a data block number that is substituted into "b".

# \*Note:

Set data block numbers, which are substituted into to "a", "b", and "w" in the following equations, to <SRC1>, <SRC2>, and <RDB> respectively.

| <com></com> | Equation        |
|-------------|-----------------|
| 001         | w = a*b*R-1modP |
| 010         | w=a+b           |
| 100         | w=a-b           |

### Return:

None

# 14.2.3.6 MLA\_GetBDataBlkNum

Get the data block number that is substituted into "b".

# Prototype:

uint8 t

MLA\_GetBDataBlkNum(void)

### Parameters:

None

### **Description:**

This function will get the data block number that is substituted into "b".

#### Return:

Data block number.

MLA\_BLK\_0 to MLA\_BLK\_31, or MLA\_BLK\_UNKNOWN.

# 14.2.3.7 MLA\_SetWDataBlkNum

Set a data block number that is substituted into "w".

## Prototype:

void

MLA\_SetWDataBlkNum(uint8\_t BlkNum)

## Parameters:

BlkNum: Data block number.

This parameter can be one of the following values:

➤ MLA\_BLK\_0 to MLA\_BLK\_31, or MLA\_BLK\_UNKNOWN.

# **Description:**

This function will set a data block number that is substituted into "w".

### \*Note:

Set data block numbers, which are substituted into to "a", "b", and "w" in the following equations, to <SRC1>, <SRC2>, and <RDB> respectively.

| <com></com> | Equation        |
|-------------|-----------------|
| 001         | w = a*b*R-1modP |
| 010         | w=a+b           |
| 100         | w=a-b           |

## Return:

None

# 14.2.3.8 MLA GetWDataBlkNum

Get the data block number that is substituted into "w".

### Prototype:

uint8 t

MLA\_GetWDataBlkNum(void)

### Parameters:

None

## **Description:**

This function will get the data block number that is substituted into "w".

### Return:

Data block number.

MLA\_BLK\_0 to MLA\_BLK\_31, or MLA\_BLK\_UNKNOWN.

# 14.2.3.9 MLA\_GetCarryBorrowFlag

Get carry and borrow flag status.

## Prototype:

MLA\_CarryBorrowFlag

MLA\_GetCarryBorrowFlag(void)

#### Parameters:

None

# **Description:**

This function will get carry and borrow flag status.

#### Return:

MLA\_CARRYBORROW\_NO: No carry or borrow flag

MLA\_CARRYBORROW\_OCCURS: A carry or borrow flag occurs.

# 14.2.3.10 MLA GetCalculationStatus

Get the status of the calculation.

## Prototype:

MLA CalculationStatus

MLA\_GetCalculationStatus(void)

## Parameters:

None

# **Description:**

This function will get the status of the calculation.

#### Return:

MLA\_CALCULATION\_STOP: Stop.

MLA\_CALCULATION\_PROGRESS: Calculation in progress.

# 14.2.3.11 MLA\_SetMontgomeryParameter

Set montgomery parameter.

# Prototype:

Result

MLA\_SetMontgomeryParameter(uint32\_t Data)

### Parameters:

Data: Montgomery parameter, max 0xFFFFFFF.

# **Description:**

This function will set montgomery parameter.

#### Return:

None.

# 14.2.3.12 MLA\_GetMontgomeryParameter

Get montgomery parameter.

### Prototype:

uint32 t

MLA\_GetMontgomeryParameter(void)

#### Parameters:

None

## **Description:**

This function will get montgomery parameter.

### Return:

Montgomery parameter.

# 14.2.3.13 MLA\_WriteDataBlkNum

Write data to the specified data block number.

### Prototype:

Result

MLA\_WriteDataBlkNum(uint8\_t BlkNum, uint32\_t Data[8U])

## Parameters:

BlkNum: Data block number.

This parameter can be one of the following values:

MLA\_BLK\_0 to MLA\_BLK\_31.

Data[8U]: Calculation input data.

### **Description:**

This function will write data to the specified data block number.

## Return:

SUCCESS means write successful.

ERROR means write failed.

# 14.2.3.14 MLA\_ReadDataBlkNum

Read data from the specified data block number.

## Prototype:

void

MLA\_ReadDataBlkNum(uint8\_t BlkNum, uint32\_t Result[8U])

### Parameters:

BlkNum: Data block number.

This parameter can be one of the following values:

> MLA\_BLK\_0 to MLA\_BLK\_31.

# **Description:**

This function will get data from the specified data block number..

### Return:

Output data.

# 14.2.3.15 MLA\_IPReset

Reset MLA by peripheral function.

# **Prototype:**

void

MLA\_IPReset(void)

## Parameters:

None

# **Description:**

This function will reset MLA by peripheral function.

### Return:

None

# 14.2.4 Data Structure Description

None

# 15. RTC

# 15.1 Overview

The Real Time Clock (RTC) in the TMPM46B has such functions as follow:

- Clock (hour, minute and second)
- Calendar (month, week, date and leap year)
- Selectable 12 (am/ pm) and 24 hour display
- Time adjustment +/- 30 seconds (by software)
- Alarm (alarm output)
- Alarm interrupt
- Clock correction function
- 1 Hz clock output

The RTC driver APIs provide a set of functions to configure RTC clock and alarm, including such common parameters as year, leap year, month, date, day, hour, hour mode, minute and second and so on.

All driver APIs are contained in /Libraries/TX04\_Periph\_Driver/src/tmpm46b\_rtc.c, with /Libraries/TX04\_Periph\_Driver/inc/tmpm46b\_rtc.h containing the macros, data types, structures and API definitions for use by applications.

# 15.2 API Functions

## 15.2.1 Function List

- ♦ void RTC SetSec(uint8 t Sec):
- uint8 t RTC GetSec(void);
- ◆ void RTC\_SetMin(RTC\_FuncMode *NewMode*, uint8\_t *Min*);
- uint8\_t RTC\_GetMin(RTC\_FuncMode NewMode);
- uint8\_t RTC\_GetAMPM(RTC\_FuncMode NewMode);
- void RTC\_SetHour24(RTC\_FuncMode NewMode, uint8\_t Hour);
- void RTC\_SetHour12(RTC\_FuncMode NewMode, uint8\_t Hour, uint8\_t AmPm);
- uint8 t RTC GetHour(RTC FuncMode NewMode);
- void RTC\_SetDay(RTC\_FuncMode NewMode, uint8\_t Day);
- uint8\_t RTC\_GetDay(RTC\_FuncMode NewMode);
- ◆ void RTC SetDate(RTC FuncMode NewMode, uint8 t Date);
- uint8\_t RTC\_GetDate(RTC\_FuncMode NewMode);
- void RTC\_SetMonth(uint8\_t Month);
- uint8\_t RTC\_GetMonth(void);
- void RTC\_SetYear(uint8\_t Year);
- uint8\_t RTC\_GetYear(void);
- void RTC SetHourMode(uint8 t HourMode);
- uint8\_t RTC\_GetHourMode(void);
- void RTC\_SetLeapYear(uint8\_t LeapYear):
- uint8 t RTC GetLeapYear(void);
- void RTC\_SetTimeAdjustReq(void);
- RTC\_RegState RTC\_GetTimeAdjustReg(void);
- void RTC\_EnableClock(void);
- void RTC\_DisableClock(void);
- void RTC\_EnableAlarm(void);
- void RTC\_DisableAlarm(void);
- void RTC SetRTCINT(FunctionalState NewState);

- void RTC\_SetAlarmOutput(uint8\_t Output);
- void RTC\_ResetAlarm(void);
- void RTC\_ResetClockSec(void);
- RTC\_RegState RTC\_GetResetClockSecReg(void);
- void RTC\_SetDateValue(RTC\_DateTypeDef \* DateStruct);
- void RTC\_GetDateValue(RTC\_DateTypeDef \* DateStruct);
- void RTC\_SetTimeValue(RTC\_TimeTypeDef \* TimeStruct);
- void RTC\_GetTimeValue(RTC\_TimeTypeDef \* TimeStruct);
- void RTC\_SetClockValue(RTC\_DateTypeDef \* DateStruct, RTC\_TimeTypeDef \* TimeStruct);
- void RTC\_GetClockValue(RTC\_DateTypeDef \* DateStruct, RTC\_TimeTypeDef \* TimeStruct);
- void RTC\_SetAlarmValue(RTC\_AlarmTypeDef \* AlarmStruct);
- void RTC\_GetAlarmValue(RTC\_AlarmTypeDef \* AlarmStruct);
- void RTC\_SetProtectCtrl(FunctionalState NewState)
- void RTC EnableCorrection(void)
- void RTC\_DisableCorrection(void)
- void RTC\_SetCorrectionTime(uint8\_t *Time*)
- void RTC SetCorrectionValue(RTC CorrectionMode Mode.uint16 t Cnt)

# 15.2.2 Detailed Description

Functions listed above can be divided into six parts:

- Configure the common functions of RTC date are handled by RTC\_SetDay(), RTC\_GetDay(), RTC\_SetDate(), RTC\_GetDate(), RTC\_SetMonth(), RTC\_GetMonth(), RTC\_SetYear(), RTC\_GetYear(), RTC\_SetLeapYear(), RTC\_GetLeapYear(), RTC\_SetDateValue(), RTC\_GetDateValue(),
- Configure the common functions of RTC time are handled by RTC\_SetSec(), RTC\_GetSec(), RTC\_SetMin(),RTC\_GetMin(),RTC\_SetHour24(), RTC\_SetHour12(), RTC\_GetHour(), RTC\_SetHourMode(), RTC\_GetHourMode(), RTC\_GetAMPM(), RTC\_SetTimeValue(), RTC\_GetTimeValue().
- RTC\_EnableClock(), RTC\_DisableClock(), RTC\_SetTimeAdjustReq(), RTC\_GetTimeAdjustReq(), RTC\_ResetClockSec(), RTC\_GetResetClockSecReq(), RTC\_SetClockValue() and RTC\_GetClockValue() handle for RTC clock function only.
- RTC\_EnableAlarm(), RTC\_DisableAlarm(), RTC\_SetAlarmValue(),RTC\_ResetAlarm() and RTC\_GetAlarmValue() handle for RTC alarm function only.
- 5) RTC\_EnableCorrection(),RTC\_DisableCorrection(),RTC\_SetCorrectionTime() and RTC\_SetCorrectionValue() handle for RTC clock correction function.
- RTC\_SetAlarmOutput(),RTC\_SetProtectCtrl() and RTC\_SetRTCINT() handle other specified functions.

# 15.2.3 Function Documentation

# 15.2.3.1 RTC\_SetSec

Set second value for RTC clock.

## **Prototype:**

void

RTC\_SetSec(uint8\_t Sec);

### **Parameters:**

Sec: New second value, max is 59.

## **Description:**

This function will set new second value for RTC clock. RTC register are updated synchronizing with the timing of INTRTC, so after calling this function, it should wait for RTC 1HZ interrupt occurs.

## Return:

None.

# 15.2.3.2 RTC\_GetSec

Get second value of RTC clock.

## Prototype:

uint8 t

RTC\_GetSec(void);

#### Parameters:

None

## **Description:**

This function will return second value of RTC clock.

#### Return

Second value in the range:

0 ~ 59

# 15.2.3.3 RTC SetMin

Set minute value for RTC clock or alarm.

## Prototype:

void

RTC\_SetMin(RTC\_FuncMode *NewMode*, uint8\_t *Min*);

## Parameters:

NewMode: New mode of RTC, which can be set as:

> RTC CLOCK MODE: select clock function,

RTC\_ALARM\_MODE: select alarm function.

Min: New min value, max 59

## **Description:**

This function will set new minute value for RTC clock when **NewMode** is **RTC\_CLOCK\_MODE**, and write new minute value for RTC alarm when **NewMode** is **RTC\_ALARM\_MODE**. RTC register are updated synchronizing with the timing of INTRTC, so after calling this function, it should wait for RTC 1HZ interrupt occurs.

# Return:

None

# 15.2.3.4 RTC GetMin

Get minute value of RTC clock or alarm.

## Prototype:

uint8\_t

RTC\_GetMin(RTC\_FuncMode NewMode);

### Parameters:

NewMode: New mode of RTC, which can be set as:

- > RTC\_CLOCK\_MODE: select clock function,
- > RTC ALARM MODE: select alarm function.

### **Description:**

This function will return minute value of RTC clock when **NewMode** is **RTC\_CLOCK\_MODE**, and return minute value of RTC alarm when **NewMode** is **RTC\_ALARM\_MODE**.

#### Return:

Minute value in the range:

 $0 \sim 59$ 

# 15.2.3.5 RTC GetAMPM

Get AM or PM state in the 12 Hour mode.

### **Prototype:**

uint8\_t

RTC\_GetAMPM(RTC\_FuncMode NewMode);

### Parameters:

NewMode: New mode of RTC, which can be set as:

- > RTC\_CLOCK\_MODE: select clock function,
- > RTC\_ALARM\_MODE: select alarm function.

### **Description:**

This function will return AM or PM mode of RTC clock when **NewMode** is **RTC\_CLOCK\_MODE**, and return AM or PM mode of RTC alarm when **NewMode** is **RTC\_ALARM\_MODE**.

### Return:

The mode of time:

RTC\_AM\_MODE: Time mode is AM. RTC\_PM\_MODE: Time mode is PM.

# 15.2.3.6 RTC\_SetHour24

Set hour value for RTC clock or alarm in the 24 Hour mode.

## Prototype:

void

RTC\_SetHour24(RTC\_FuncMode *NewMode*, uint8\_t *Hour*);

### Parameters:

NewMode: New mode of RTC, which can be set as:

- > RTC\_CLOCK\_MODE: select clock function,
- > RTC\_ALARM\_MODE: select alarm function.

Hour: New hour value, max is 23.

## **Description:**

This function will set new hour value for RTC clock when **NewMode** is **RTC\_CLOCK\_MODE**, and set new hour value for RTC alarm when **NewMode** is **RTC\_ALARM\_MODE**. RTC register are updated synchronizing with the timing of INTRTC, so after calling this function, it should wait for RTC 1HZ interrupt occurs.

\* If hour mode is changed to 24H mode from 12H mode, RTC\_SetHour24() should be called to rewrite the HOURR register.

### Return:

None

# 15.2.3.7 RTC\_SetHour12

Set hour value and AM/PM mode for RTC clock or alarm in the 12 Hour mode.

## **Prototype:**

void

RTC\_SetHour12(RTC\_FuncMode *NewMode*,

uint8\_t *Hour*, uint8\_t *AmPm*);

### **Parameters:**

**NewMode**: New mode of RTC, which can be set as:

- > RTC CLOCK MODE: select clock function,
- > RTC ALARM MODE: select alarm function.

Hour: New hour value, max is 11.

AmPm: New time mode, which can bet set as:

- > RTC\_AM\_MODE: select AM mode for 12H mode,
- > RTC\_PM\_MODE: select PM mode for 12H mode.

## **Description:**

This function will set new hour value and AM/PM mode for RTC clock when **NewMode** is **RTC\_CLOCK\_MODE**, and set new hour value and AM/PM mode for RTC alarm when **NewMode** is **RTC\_ALARM\_MODE**. RTC register are updated synchronizing with the timing of INTRTC, so after calling this function, it should wait for RTC 1HZ interrupt occurs.

\* If hour mode is changed to 12H mode from 24H mode, RTC\_SetHour12() should be called to rewrite the HOURR register.

## Return:

None

# 15.2.3.8 RTC GetHour

Get hour value of RTC clock or alarm.

### **Prototype:**

uint8\_t

RTC\_GetHour(RTC\_FuncMode *NewMode*);

## Parameters:

**NewMode**: New mode of RTC, which can be set as:

- > RTC\_CLOCK\_MODE: select clock function,
- > RTC\_ALARM\_MODE: select alarm function.

## **Description:**

This function will return hour value of RTC clock when **NewMode** is **RTC\_CLOCK\_MODE**, and return hour value of RTC alarm when **NewMode** is **RTC\_ALARM\_MODE**.

#### Return:

In 24H mode, hour value in the range:

 $0 \sim 23$ 

In 12H mode, hour value in the range:

0 ~ 11

# 15.2.3.9 RTC\_SetDay

Set day value for RTC clock or alarm.

## **Prototype:**

void

RTC\_SetDay(RTC\_FuncMode **NewMode**, uint8\_t **Day**);

## **Parameters:**

**NewMode**: New mode of RTC, which can be set as:

- RTC\_CLOCK\_MODE: select clock function,
- > RTC\_ALARM\_MODE: select alarm function.

Day: New day value, which can be set as:

- > RTC\_SUN: Sunday.
- RTC\_MON: Monday.
- > RTC\_TUE: Tuesday.
- RTC\_WED: Wednesday.
- > RTC THU: Thursday.
- RTC\_FRI: Friday.
- RTC\_SAT: Saturday.

## **Description:**

This function will set new day value for RTC clock when **NewMode** is **RTC\_CLOCK\_MODE**, and set new day value for RTC alarm when **NewMode** is **RTC\_ALARM\_MODE**. RTC register are updated synchronizing with the timing of INTRTC, so after calling this function, it should wait for RTC 1HZ interrupt occurs.

### Return:

None

# 15.2.3.10 RTC\_GetDay

Get day value of RTC clock or alarm.

# **Prototype:**

uint8 t

RTC\_GetDay(RTC\_FuncMode NewMode);

### Parameters:

**NewMode**: New mode of RTC, which can be set as:

- > RTC CLOCK MODE: select clock function,
- > RTC ALARM MODE: select alarm function.

## **Description:**

This function will return day value of RTC clock when **NewMode** is **RTC\_CLOCK\_MODE**, and return day value of RTC alarm when **NewMode** is **RTC\_ALARM\_MODE**.

### Return:

Day value in the range:

0~6

# 15.2.3.11 RTC\_SetDate

Set date value for RTC clock or alarm.

# **Prototype:**

void

RTC\_SetDate(RTC\_FuncMode *NewMode*, uint8\_t *Date*);

### Parameters:

NewMode: New mode of RTC, which can be set as:

- > RTC\_CLOCK\_MODE: select clock function,
- > RTC\_ALARM\_MODE: select alarm function.

Date: New date value, ranging from 1 to 31.

### **Description:**

This function will set new date value for RTC clock when **NewMode** is **RTC\_CLOCK\_MODE**, and set new date value RTC alarm when **NewMode** is **RTC\_ALARM\_MODE**. RTC register are updated synchronizing with the timing of INTRTC, so after calling this function, it should wait for RTC 1HZ interrupt occurs.

## Return:

None

# 15.2.3.12 RTC GetDate

Get date value of RTC clock or alarm.

### Prototype:

uint8\_t

RTC GetDate(RTC FuncMode NewMode);

# Parameters:

NewMode: New mode of RTC, which can be set as:

- RTC\_CLOCK\_MODE: select clock function,
- RTC\_ALARM\_MODE: select alarm function.

## **Description:**

This function will return date value of RTC clock when NewMode is RTC\_CLOCK\_MODE, and return date value of RTC alarm when NewMode is RTC ALARM MODE.

### Return:

Date value in the range:

1 ~ 31

# 15.2.3.13 RTC\_SetMonth

Set month value for RTC clock.

## Prototype:

void

RTC\_SetMonth(uint8\_t Month);

# Parameters:

Month: New month value, ranging from 1 to 12.

## **Description:**

This function will set new month value for RTC clock. RTC register are updated synchronizing with the timing of INTRTC, so after calling this function, it should wait for RTC 1HZ interrupt occurs.

### Return:

None

# 15.2.3.14 RTC GetMonth

Get month value of RTC clock.

# **Prototype:**

uint8 t

RTC\_GetMonth(void);

## Parameters:

None

# **Description:**

This function will return month value.

### Return:

Month value in the range:

1 ~ 12

# 15.2.3.15 RTC\_SetYear

Set year value for RTC clock.

## Prototype:

void

RTC\_SetYear(uint8\_t Year);

### Parameters:

Year. New year value, max is 99.

## **Description:**

This function will set new year value for RTC clock. RTC register are updated synchronizing with the timing of INTRTC, so after calling this function, it should wait for RTC 1HZ interrupt occurs.

#### Return:

None

## 15.2.3.16 RTC\_GetYear

Get year value of RTC clock.

### Prototype:

uint8\_t

RTC GetYear(void);

### Parameters:

None

### **Description:**

This function will return year value.

### Return:

Year value in the range:

 $0 \sim 99$ 

## 15.2.3.17 RTC SetHourMode

Select 24-hour clock or 12-hour clock.

### Prototype:

void

RTC\_SetHourMode(uint8\_t HourMode);

## Parameters:

HourMode: New mode of hour, which can be set as:

- > RTC\_12\_HOUR\_MODE: Select 12H mode,
- RTC\_24\_HOUR\_MODE: Select 24H mode.

### **Description:**

This function will select 24H mode when *HourMode* is RTC\_24\_HOUR\_MODE and select 12H mode when *HourMode* is RTC\_12\_HOUR\_MODE.

\* Before call this function, RTC\_DisableClock() function should be called firstly. (See "RTC\_DisableClock" for details)

## Return:

None

## 15.2.3.18 RTC\_GetHourMode

Get hour mode.

## Prototype:

uint8\_t

RTC GetHourMode(void);

### Parameters:

None

### **Description:**

This function will return hour mode.

### Return:

Hour mode:

RTC\_24\_HOUR\_MODE: Hour mode is 24H mode. RTC\_12\_HOUR\_MODE: Hour mode is 12H mode.

## 15.2.3.19 RTC\_SetLeapYear

Set leap year state.

## Prototype:

void

RTC\_SetLeapYear(uint8\_t *LeapYear*);

#### Parameters:

Leap Year. The state of leap year, which can be set as:

- > RTC\_LEAP\_YEAR\_0: Current year is a leap year.
- > RTC\_LEAP\_YEAR\_1: Current year is the year following a leap year.
- > RTC\_LEAP\_YEAR\_2: Current year is two years after a leap year.
- > RTC\_LEAP\_YEAR\_3: Current year is three years after a leap year.

### **Description:**

This function will change leap year state. If *LeapYear* is RTC\_LEAP\_YEAR\_0, current year is a leap year. If *LeapYear* is RTC\_LEAP\_YEAR\_1, current year is the year following a leap year. If *LeapYear* is RTC\_LEAP\_YEAR\_2, current year is two years after a leap year. If *LeapYear* is RTC\_LEAP\_YEAR\_3, current year is three years after a leap year.

#### Return:

None

## 15.2.3.20 RTC GetLeapYear

Get leap year state.

### Prototype:

uint8\_t

RTC\_GetLeapYear(void);

## Parameters:

None

### **Description:**

This function will return leap year state.

### Return:

The state of the leap year.

# 15.2.3.21 RTC\_SetTimeAdjustReq

Set time adjustment + or -30 seconds.

## Prototype:

void

RTC\_SetTimeAdjustReq(void);

### Parameters:

None

### **Description:**

This function will set time adjust seconds. The request is sampled when the sec counter counts up. If the time elapsed is between 0 and 29 seconds, the sec counter is cleared to "0". If the time elapsed is between 30 and 59 seconds, the min counter is carried and sec counter is cleared to "0".

### Return:

None

# 15.2.3.22 RTC\_GetTimeAdjustReq

Get time adjust request state.

## Prototype:

RTC\_ReqState

RTC\_GetTimeAdjustReq(void);

## Parameters:

None

### **Description:**

This function will get the state of time adjust request. In order not to request repeatedly, it should be called after calling RTC\_SetTimeAdjustReq() function.

#### Return:

The state of time adjustment:

RTC\_NO\_REQ: No adjust request.

RTC\_REQ: Adjust request.

## 15.2.3.23 RTC EnableClock

Enable RTC clock function.

### **Prototype:**

void

RTC\_EnableClock(void);

### Parameters:

None

# **Description:**

This function will enable clock function.

### Return:

None

# 15.2.3.24 RTC\_DisableClock

Disable RTC clock function.

## Prototype:

void

RTC\_DisableClock(void);

## Parameters:

None

## **Description:**

This function will disable clock function.

## Return:

None

# 15.2.3.25 RTC\_EnableAlarm

Enable RTC alarm function.

## **Prototype:**

void

RTC\_EnableAlarm(void);

## Parameters:

None

## **Description:**

This function will enable alarm function.

### Return:

None

## 15.2.3.26 RTC\_DisableAlarm

Disable RTC alarm function.

## Prototype:

void

RTC\_DisableAlarm(void);

## Parameters:

None

## **Description:**

This function will disable alarm function.

### Return:

None

## 15.2.3.27 RTC\_SetRTCINT

Enable or disable INTRTC.

## Prototype:

void

RTC\_SetRTCINT(FunctionalState NewState);

#### **Parameters:**

NewState: New state of INTRTC.ENABLE: Enable INTRTC.DISABLE: Disable INTRTC.

### **Description:**

This function will enable RTCINT when *NewState* is **ENABLE**, and disable RTCINT when *NewState* is **DISABLE**.

### \*Note:

To set interrupt enable bits to <ENATMR>, <ENAALM> and <INTENA>, you must follow the order specified here. Make sure not to set them at the same time (make sure that there is time lag between interrupt enable and clock/alarm enable). To change the setting of <ENATMR> and <ENAALM>, <INTENA> must be disabled first.

### Return:

None

## 15.2.3.28 RTC\_SetAlarmOutput

Set output signals from ALARM pin.

## **Prototype:**

void

RTC\_SetAlarmOutput(uint8\_t Output);

#### Parameters:

Output: Set ALARM pin output, which can be set as:

- > RTC\_LOW\_LEVEL: "0" pulse
- RTC\_PULSE\_1\_HZ: 1Hz cycle "0" pulse
- > RTC\_PULSE\_16\_HZ: 16Hz cycle "0" pulse
- > RTC\_PULSE\_2\_HZ: 2Hz cycle "0" pulse
- > RTC\_PULSE\_4\_HZ: 4Hz cycle "0" pulse
- > RTC PULSE 8 HZ: 8Hz cycle "0" pulse

## **Description:**

This function will set output signal from ALARM pin. If *Output* is RTC\_LOW\_LEVEL, Alarm pin output is "0" pulse when the alarm register corresponds with the clock. If *Output* is RTC\_PULSE\_n\*\_HZ, Alarm pin output is n\*Hz cycle "0" pulse. (n can be one of 1,2,4,8,16)

## Return:

None

## 15.2.3.29 RTC\_ResetAlarm

Reset alarm.

## **Prototype:**

void

RTC\_ResetAlarm(void);

### **Parameters:**

None

### **Description:**

This function will reset alarm.

## Return:

None

## 15.2.3.30 RTC ResetClockSec

Reset RTC clock second counter.

## Prototype:

void

RTC\_ResetClockSec(void);

### Parameters:

None

# **Description:**

This function will reset sec counter.

### Return:

None

## 15.2.3.31 RTC\_GetResetClockSecReq

Get reset RTC clock second counter request state.

## Prototype:

RTC\_ReqState

RTC\_GetResetClockSecReq(void);

### Parameters:

None

## **Description:**

Get request state for reset RTC clock second counter. The request is sampled using low-speed clock. In order to wait the clock stability, it should be called after calling RTC\_ResetClockSec() function.

### Return:

The state of reset clock request:

RTC\_NO\_REQ: No reset clock request.

RTC\_REQ: Reset clock request.

## 15.2.3.32 RTC\_SetDateValue

Set the RTC clock date.

## **Prototype:**

void

RTC\_SetDateValue(RTC\_DateTypeDef \* DateStruct);

### **Parameters:**

**DateStruct**: The structure containing basic date configuration including leap year state, year, month, date and day. (Refer to "Data structure Description" for details)

### **Description:**

This function will set RTC clock date, including leap year, year, month, date and day. RTC\_SetLeapYear(), RTC\_SetYear(), RTC\_SetMonth(), RTC\_SetDate() and RTC\_Setday() will be called by it.

### Return:

None

### 15.2.3.33 RTC\_GetDateValue

Get the RTC clock date.

### Prototype:

void

RTC\_GetDateValue(RTC\_DateTypeDef \* *DateStruct*);

#### Parameters:

**DateStruct**: The structure containing basic date configuration. (Refer to "Data structure Description" for details)

### **Description:**

This function will get RTC clock date, including leap year, year, month, date and day. RTC\_GetLeapYear(), RTC\_GetYear(), RTC\_GetMonth(), RTC\_GetDate() and RTC\_Getday() will be called by it.

## Return:

None

## 15.2.3.34 RTC\_SetTimeValue

Set the RTC clock time.

## **Prototype:**

void

RTC\_SetTimeValue(RTC\_TimeTypeDef \* *TimeStruct*);

### Parameters:

**TimeStruct**: The structure containing basic time configuration including hour mode, hour, AM/PM mode in 12H mode, minute and second. (Refer to "Data structure Description" for details)

## **Description:**

This function will set RTC clock time, including hour mode, hour, AM/PM mode in 12H mode, minute and second. RTC\_SetHourMode(), RTC\_SetHour12(), RTC\_SetHour24(), RTC\_SetMin() and RTC\_SetSec() will be called by it.

#### Return:

None

## 15.2.3.35 RTC GetTimeValue

Get the RTC time.

### **Prototype:**

void

RTC\_GetTimeValue(RTC\_TimeTypeDef \* *TimeStruct*);

#### Parameters:

*TimeStruct*: The structure containing basic Time configuration. (Refer to "Data structure Description" for details)

### **Description:**

This function will Get RTC clock time, including hour mode, hour, AM/PM mode in 12H mode, minute and second. RTC\_GetHourMode(), RTC\_GetHour(), RTC\_GetAMPM(), RTC\_GetMin() and RTC\_GetSec() will be called by it.

### Return:

None

## 15.2.3.36 RTC SetClockValue

Set the RTC clock date and time.

## **Prototype:**

void

RTC\_SetClockValue(RTC\_DateTypeDef \* **DateStruct**, RTC\_TimeTypeDef \* **TimeStruct**);

### Parameters:

**DateStruct**: The structure containing basic Date configuration including leap year state, year, month, date and day.

**TimeStruct**: The structure containing basic Time configuration including hour mode, hour, AM/PM mode in 12H mode, minute and second. (Refer to "Data structure Description" for details)

### **Description:**

This function will set RTC clock date and time, including leap year, year, month, date, day, hour mode, hour, AM/PM mode in 12H mode, minute and second. RTC\_SetLeapYear(), RTC\_SetYear(), RTC\_SetMonth(), RTC\_SetDate(),

RTC\_SetDay(), RTC\_SetHourMode(), RTC\_SetHour24(), RTC\_SetHour12(), RTC\_SetMin() and RTC\_SetSec() will be called by it.

### Return:

None

## 15.2.3.37 RTC\_GetClockValue

Get the RTC clock date and time.

### Prototype:

void

RTC\_GetClockValue(RTC\_DateTypeDef \* *DateStruct*, RTC\_TimeTypeDef \* *TimeStruct*):

#### Parameters:

**DateStruct**: The structure containing basic Date configuration including leap year state, year, month, date and day.

**TimeStruct**: The structure containing basic Time configuration including hour mode, hour, AM/PM mode in 12H mode, minute and second. (Refer to "Data structure Description" for details)

## **Description:**

This function will get RTC clock date and time, including leap year, year, month, date, day, hour mode, hour, AM/PM mode in 12H mode, minute and second.

RTC\_GetLeapYear(), RTC\_GetYear(), RTC\_GetMonth(), RTC\_GetDate(), RTC\_GetDay(), RTC\_GetHourMode(), RTC\_GetHour(),RTC\_GetAMPM(), RTC\_GetMin() and RTC\_GetSec() will be called by it.

### Return:

None

## 15.2.3.38 RTC SetAlarmValue

Set the RTC alarm date and time.

### Prototype:

void

RTC SetAlarmValue(RTC AlarmTypeDef \* *AlarmStruct*);

### Parameters:

**AlarmStruct**: The structure containing basic alarm configuration including date, day, hour, AM/PM mode in 12H mode and minute. (Refer to "Data structure Description" for details)

### **Description:**

This function will set RTC alarm date and time, including date, day, hour, AM/PM mode in 12H mode and minute. RTC\_SetDate(), RTC\_SetDay(), RTC SetHour12(), RTC SetHour24() and RTC SetMin() will be called by it.

## Return:

None

# 15.2.3.39 RTC\_GetAlarmValue

Get the RTC alarm date and time.

## Prototype:

void

RTC GetAlarmValue(RTC AlarmTypeDef \* *AlarmStruct*);

#### **Parameters:**

**AlarmStruct**: The structure containing basic alarm configuration including date, day, hour, AM/PM mode in 12H mode and minute. (Refer to "Data structure Description" for details)

### **Description:**

This function will get RTC alarm date and time, including date, day, hour, AM/PM mode in 12H mode and minute. RTC\_GetDate(), RTC\_GetDay(), RTC\_GetHour(), RTC\_GetAMPM() and RTC\_GetMin() will be called by it.

### Return:

None

## 15.2.3.40 RTC\_SetProtectCtrl

Enable or disable to protect RTC registers: RTCADJCTL and RTCADJDAT

### **Prototype:**

void

RTC\_SetProtectCtrl(FunctionalState *NewState*);

#### Parameters:

#### NewState:

- ➤ **ENABLE**: < RTCPROTECT>=0xC1 Register write enable.
- ➤ **DISABLE**: < RTCPROTECT>= Except 0xC1 Register write disable.

### **Description:**

This function will enable or disable to protect RTC registers: RTCADJCTL and RTCADJDAT

### Return:

None

# 15.2.3.41 RTC\_EnableCorrection

Enable RTC correction function.

## Prototype:

void

RTC\_EnableCorrection(void);

## Parameters:

None

## **Description:**

This function will enable RTC correction function.

## Return:

None

## 15.2.3.42 RTC\_DisableCorrection

Disable RTC correction function.

## Prototype:

void

RTC\_DisableCorrection(void);

### Parameters:

None

### **Description:**

This function will disable RTC correction function.

#### Return:

None

## 15.2.3.43 RTC\_SetCorrectionTime

Set correction reference time.

### Prototype:

void

RTC SetCorrectionTime(uint8 t *Time*);

### **Parameters:**

**Time**: The reference time of correction

This parameter can be one of the following values:

- > RTC\_ADJ\_TIME\_1\_SEC: correction reference time is 1 second.
- > RTC ADJ TIME 10 SEC: correction reference time is 10 seconds.
- > RTC\_ADJ\_TIME\_20\_SEC: correction reference time is 20 seconds.
- > RTC\_ADJ\_TIME\_30\_SEC: correction reference time is 30 seconds.
- > RTC\_ADJ\_TIME\_1\_MIN: correction reference time is 1 minute.

### **Description:**

This function will set correction reference time.

### Return:

None

## 15.2.3.44 RTC\_SetCorrectionValue

Set correction value.

### Prototype:

void

RTC\_SetCorrectionValue(RTC\_CorrectionMode *Mode*, uint16\_t *Cnt*);

## Parameters:

Mode: the mode of correction

This parameter can be one of the following values:

- > RTC\_CORRECTION\_PLUS: a plus correction is applied.
- > RTC CORRECTION MINUS: a minus correction is applied.

**Cnt**: a correction value per second.

For RTC\_CORRECTION\_PLUS, this parameter can only be 0~255. For RTC\_CORRECTION\_MINUS, this parameter can only be 1~256.

## **Description:**

This function will set correction value.

### Return:

None

# 15.2.4 Data Structure Description

# 15.2.4.1 RTC\_DateTypeDef

### **Data Fields:**

uint8 t

Leap Year set leap year state, which can be set as:

- > RTC LEAP YEAR 0: Current year is a leap year.
- > RTC\_LEAP\_YEAR\_1: Current year is the year following a leap year.
- > RTC\_LEAP\_YEAR\_2: Current year is two years after a leap year.
- > RTC\_LEAP\_YEAR\_3: Current year is three years after a leap year

### uint8\_t

Year new year value, max is 99.

#### uint8 1

**Month** new month value, ranging from 1 to 12.

#### uint8 t

**Date** new date value, ranging from 1 to 31.

### uint8\_t

Day new day value, which can be set as:

- > RTC SUN: Sunday.
- > RTC\_MON: Monday.
- > RTC\_TUE: Tuesday.
- RTC\_WED: Wednesday.
- RTC THU: Thursday.
- > RTC\_FRI: Friday.
- RTC\_SAT: Saturday.

## 15.2.4.2 RTC\_TimeTypeDef

### Data Fields:

uint8 t

HourMode select 24H mode or 12H mode, which can be set as:

- > RTC\_12\_HOUR\_MODE: Hour mode is 12H mode
- > RTC 24 HOUR MODE: Hour mode is 24H mode

## uint8\_t

Hour new hour value, max value is 23 in 24H mode or 11 in 12H mode.

#### uint8 t

**AmPm** select AM/PM mode for 12H mode, which can be set as:

- > RTC\_AM\_MODE: select AM mode for 12H mode,
- > RTC PM MODE: select PM mode for 12H mode.
- > RTC AMPM INVALID: when hour mode is 24H mode.

#### uint8 t

Min new minute value, max is 59.

### uint8\_t

Sec new second value, max is 59.

# 15.2.4.3 RTC\_AlarmTypeDef

### **Data Fields:**

uint8\_t

Date new date value of RTC alarm, ranging from 1 to 31.

#### uint8 1

Day new day value of RTC alarm, which can be set as:

- > RTC\_SUN: Sunday.
- > RTC\_MON: Monday.
- > RTC\_TUE: Tuesday.
- > RTC WED: Wednesday.
- > RTC\_THU: Thursday.
- > RTC\_FRI: Friday.
- RTC\_SAT: Saturday.

### uint8\_t

*Hour* new hour value of RTC alarm, max value is 23 in 24H mode, max value is 11 in 12H mode.

## uint8\_t

AmPm select AM/PM mode for 12H mode, which can be set as:

- > RTC\_AM\_MODE: select AM mode for 12H mode,
- > RTC\_PM\_MODE: select PM mode for 12H mode.
- > RTC\_AMPM\_INVALID: when hour mode is 24H mode.

### uint8 t

Min new minute value of RTC alarm, max is 59.

# 16. SHA

## 16.1 Overview

TOSHIBA TMPM46B contains an SHA processor (SHA: Secure Hash Algorithm). The SHA processor generates fixed length (256-bit) Hash values from message data.

The SHA processor has the following features:

- Conforms to FIPS PUB 180-3 Secure Hash standard Algorithm (SHA2).
   Supports SHA-224/SHA-256
- Message length

Up to (2<sup>61</sup> - 1) bytes. Calculations are performed in unit of 512 bits.

- Automatic padding
- Halting or restarting of calculation

Thanks to stacking results of calculation in progress, calculation can be restarted.

The SHA drivers API provide a set of functions to configure SHA, including such parameters as run state, interrupt setting, Hash initial mode, Hash initial value, DMA transfer, message length setting, calculation result, calculation status and so on.

This driver is contained in \Libraries\TX04\_Periph\_Driver\src\tmpm46b\_sha.c, with \Libraries\TX04\_Periph\_Driver\inc\tmpm46b\_sha.h containing the API definitions for use by applications.

# 16.2 API Functions

## 16.2.1 Function List

- Result SHA\_SetRunState(SHA\_RunCmd Cmd);
- Result SHA\_SetCalculationInt(SHA\_CalculationInt CalculationInt);
- ◆ Result SHA\_SetInitMode(SHA\_InitMode *InitMode*);
- ◆ Result SHA SetInitValue(uint32 t INIT[8U]);
- ♠ Result SHA SetDMAState(FunctionalState **DMATransfer**);
- FunctionalState SHA GetDMAState(void);
- Result SHA SetMsgLen(uint32 t MSGLEN[2U]);
- Result SHA\_SetRmnMsgLen(uint32\_t REMAIN[2U]);
- void SHA\_GetRmnMsgLen(uint32\_t RmnMsgLen[2U]);
- Result SHA\_SetMessage(uint32\_t MSG[16U]);
- void SHA GetResult(uint32 t HashRes[8U]);
- SHA\_CalculationStatus SHA\_GetCalculationStatus(void);
- void SHA IPReset(void);

# 16.2.2 Detailed Description

Functions listed above can be divided into three parts:

- 1) The SHA basic configuration is handled by the SHA\_SetCalculationInt(), SHA\_SetInitMode(), SHA\_SetInitValue(), SHA\_SetDMAState(), SHA\_SetMsgLen(), SHA\_SetRmnMsgLen() and SHA\_SetMessage() functions.
- 2) The SHA operation result and status are got by the SHA\_GetDMAState(), SHA\_GetRmnMsgLen (), SHA\_GetResult() and SHA\_GetCalculationStatus() functions.
- 3) The SHA start and peripheral function reset is handled by SHA\_SetRunState() and SHA\_IPReset() functions.

# **16.2.3 Function Documentation**

## 16.2.3.1 SHA SetRunState

Start or stop the SHA processor.

### Prototype:

Result

SHA\_SetRunState(SHA\_RunCmd Cmd)

#### Parameters:

**Cmd**: The command for the SHA processor.

This parameter can be one of the following values:

- SHA START: Start SHA operation when CPU transfer is used.
- > SHA STOP: Stop SHA operation when CPU transfer is used.

### **Description:**

This function will start or stop the SHA processor.

#### \*Note:

This function setting is ignored when SHADMAEN<DMAEN>=1.

#### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

## 16.2.3.2 SHA\_SetCalculationInt

Set interrupt output after calculation is complete.

#### Prototype:

Result

SHA\_SetCalculationInt(SHA\_CalculationInt CalculationInt)

### Parameters:

CalculationInt: Interrupt control.

This parameter can be one of the following values:

- > SHA\_INT\_LAST\_CALCULATION: An interrupt is output only at the last calculation..
- > SHA\_INT\_EACH\_CALCULATION: Interrupts are output every time calculation is complete when continuous data is handled.

### **Description:**

This function will set interrupt output after calculation is complete.

### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

## 16.2.3.3 SHA\_SetInitMode

Set the Hash initial value mode.

### Prototype:

Result

SHA\_SetInitMode(SHA\_InitMode *InitMode*)

### Parameters:

*InitMode:* The Hash initial value mode.

This parameter can be one of the following values:

- > SHA\_INIT\_VALUE\_PREVIOUS: The Hash value in the previous block is used.
- > SHA\_INIT\_VALUE\_REG: The Hash value specified with the SHAINITx register.
- > SHA\_INIT\_VALUE\_256\_BIT: A 256-bit Hash value specified with FIPS PUB 180-3 stored in the core internally.
- > SHA\_INIT\_VALUE\_224\_BIT: A 224-bit Hash value specified with FIPS PUB 180-3 stored in the core internally.

#### **Description:**

This function will set the Hash initial value mode.

#### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

## 16.2.3.4 SHA\_SetInitValue

Set the Hash initial value register.

### **Prototype:**

Result

SHA\_SetInitValue(uint32\_t INIT[8U])

### Parameters:

INIT[8U]: An array that contains the Hash initial value.

### **Description:**

This function will set the Hash initial value register.

#### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

## 16.2.3.5 SHA SetDMAState

Enable or disable the DMA transfer.

### Prototype:

Result

SHA\_SetDMAState(FunctionalState *DMATransfer*)

#### Parameters:

**DMATransfer**: Specify the DMA transfer.

This parameter can be one of the following values:

- > **ENABLE**: Enable DMA transfer.
- DISABLE: Disable DMA transfer.

### **Description:**

This function will enable or disable the DMA transfer.

### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

## 16.2.3.6 SHA\_GetDMAState

Get the DMA transfer state.

### Prototype:

**FunctionalState** 

SHA\_GetDMAState(void)

### Parameters:

None

## **Description:**

This function will get the DMA transfer state.

#### Return:

The DMA transfer state:

**ENABLE:** DMA transfer is being enabled. **DISABLE:** DMA transfer is being disabled.

## 16.2.3.7 SHA\_SetMsgLen

Set the whole message length in unit of byte.

#### **Prototype:**

Result

SHA\_SetMsgLen(uint32\_t MSGLEN[2U])

#### Parameters:

**MSGLEN[2U]**: An array that contains the whole message length in unit of byte.

### **Description:**

This function will set the whole message length in unit of byte.

## Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

## 16.2.3.8 SHA\_SetRmnMsgLen

Set the unhandled message length in unit of byte.

### Prototype:

Result

SHA\_SetRmnMsgLen(uint32\_t REMAIN[2U])

### Parameters:

REMAIN[2U]: An array that contains the unhandled message length in unit of byte.

### **Description:**

This function will set the unhandled message length in unit of byte.

## Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

## 16.2.3.9 SHA\_GetRmnMsgLen

Get the unhandled message length in unit of byte.

### Prototype:

void

SHA\_GetRmnMsgLen(uint32\_t RmnMsgLen[2U])

### Parameters:

**RmnMsgLen[2U]**: An array that contains the unhandled message length in unit of byte.

### **Description:**

This function will get t the unhandled message length in unit of byte.

### Return:

None.

# 16.2.3.10 SHA\_SetMessage

Set a 512-bit message.

### Prototype:

Result

SHA\_SetMessage(uint32\_t MSG[16U])

### Parameters:

MSG[16U]: An array that contains a 512-bit message.

## **Description:**

This function will set a 512-bit message.

#### \*Note:

Data is stored as shown below:

| Bit           | 31 24    | 23 16 | 15 8 | 7 0 |  |  |  |  |
|---------------|----------|-------|------|-----|--|--|--|--|
| Bit 511 - 480 | SHAMSG15 |       |      |     |  |  |  |  |
| Bit 479 - 448 | SHAMSG14 |       |      |     |  |  |  |  |
| Bit 447 - 416 | SHAMSG13 |       |      |     |  |  |  |  |
| Bit 415 - 384 | SHAMSG12 |       |      |     |  |  |  |  |
| Bit 383 - 352 | SHAMSG11 |       |      |     |  |  |  |  |
| Bit 351 - 320 | SHAMSG10 |       |      |     |  |  |  |  |
| Bit 319 - 288 | SHAMSG09 |       |      |     |  |  |  |  |
| Bit 287 - 256 | SHAMSG08 |       |      |     |  |  |  |  |
| Bit 255 - 224 | SHAMSG07 |       |      |     |  |  |  |  |
| Bit 223 - 192 | SHAMSG06 |       |      |     |  |  |  |  |
| Bit 191 - 160 | SHAMSG05 |       |      |     |  |  |  |  |
| Bit 159 - 128 | SHAMSG04 |       |      |     |  |  |  |  |
| Bit 127 - 96  | SHAMSG03 |       |      |     |  |  |  |  |
| Bit 95 - 64   | SHAMSG02 |       |      |     |  |  |  |  |
| Bit 63 - 32   | SHAMSG01 |       |      |     |  |  |  |  |
| Bit 31 - 0    | SHAMSG00 |       |      |     |  |  |  |  |

#### Return

SUCCESS means set successful.

ERROR means set failed and do nothing.

# 16.2.3.11 SHA\_GetResult

Get the calculation result.

# Prototype:

void

SHA\_GetResult(uint32\_t HashRes[8U])

## Parameters:

HashRes[8U]: An array that contains the calculation result.

## **Description:**

This function will get the calculation result.

### \*Note:

The last calculation result is stored as shown below:

| bit     | 255 224    | 223 192    | 191 160    | 159 128    | 127 96     | 95 64      | 63 32      | 31 0       |
|---------|------------|------------|------------|------------|------------|------------|------------|------------|
| SHA-224 |            | SHARESULT6 | SHARESULT5 | SHARESULT4 | SHARESULT3 | SHARESULT2 | SHARESULT1 | SHARESULT0 |
| SHA-256 | SHARESULT7 | SHARESULT6 | SHARESULT5 | SHARESULT4 | SHARESULT3 | SHARESULT2 | SHARESULT1 | SHARESULT0 |

### Return:

None.

## 16.2.3.12 SHA GetCalculationStatus

Get the calculation status.

### Prototype:

SHA\_CalculationStatus

SHA\_GetCalculationStatus(void)

### Parameters:

None

## **Description:**

This function will get the calculation status.

### \*Note:

Do not write any value to SHA registers when calculation is in process.

#### Return

The calculation status:

SHA\_CALCULATION\_COMPLETE: Calculation is complete. SHA\_CALCULATION\_PROCESS: Calculation is in process.

## 16.2.3.13 SHA IPReset

Reset SHA by peripheral function.

## Prototype:

void

SHA\_IPReset(void)

## Parameters:

None

# **Description:**

This function will reset SHA by peripheral function.

### Return:

None

# 16.2.4 Data Structure Description

None

# 17. SSP

## 17.1 Overview

TOSHIBA TMPM46B contains SSP (Synchronous Serial Port) module with 3 channels (SSP0, SSP1 and SSP2).

The SSP is an interface that enables serial communications with the peripheral devices with three types of synchronous serial interface functions.

The SSP performs serial-parallel conversion of the data received from a peripheral device. The transmit path buffers data in the independent 16-bit wide and 8-layered transmit FIFO in the transmit mode, and the receive path buffers data in the 16-bit wide and 8-layered receive FIFO in receive mode. Serial data is transmitted via SPDO and received via SPDI. The SSP contains a programmable prescaler to generate the serial output clock SPCLK from the input clock fsys. The operation mode, frame format, and data size of the SSP are programmed in the control registers SSP0CR0 and SSP0CR1.

All driver APIs are contained in /Libraries/TX04\_Periph\_Driver/src/tmpm46b\_ssp.c, with /Libraries/TX04\_Periph\_Driver/inc/tmpm46b\_ssp.h containing the macros, data types, structures and API definitions for use by applications.

## 17.2 API Functions

## 17.2.1 Function List

- void SSP\_Enable(TSB\_SSP\_TypeDef \* SSPx);
- void SSP\_Disable(TSB\_SSP\_TypeDef \* SSPx);
- ◆ void SSP Init(TSB SSP TypeDef \* **SSPx**, SSP InitTypeDef \* **InitStruct**);
- void SSP\_SetClkPreScale(TSB\_SSP\_TypeDef \* SSPx, uint8\_t PreScale, uint8 t ClkRate);
- void SSP\_SetFrameFormat(TSB\_SSP\_TypeDef \* SSPx,
  - SSP FrameFormat);
- void SSP\_SetClkPolarity(TSB\_SSP\_TypeDef \* SSPx, SSP\_ClkPolarity ClkPolarity);
- ◆ void SSP\_SetClkPhase(TSB\_SSP\_TypeDef \* SSPx, SSP\_ClkPhase);
- void SSP\_SetDataSize(TSB\_SSP\_TypeDef \* SSPx, uint8\_t DataSize);
- void SSP\_SetSlaveOutputCtrl(TSB\_SSP\_TypeDef \* SSPx,
  - FunctionalState *NewState*);
- void SSP\_SetMSMode(TSB\_SSP\_TypeDef \* SSPx, SSP\_MS\_Mode Mode);
- void SSP\_SetLoopBackMode(TSB\_SSP\_TypeDef \* SSPx,
  - FunctionalState NewState):
- void SSP\_SetTxData(TSB\_SSP\_TypeDef \* SSPx, uint16\_t Data);
- uint16\_t SSP\_GetRxData(TSB\_SSP\_TypeDef \* SSPx);
- WorkState SSP\_GetWorkState(TSB\_SSP\_TypeDef \* SSPx);
- SSP\_FIFOState SSP\_GetFIFOState(TSB\_SSP\_TypeDef \* SSPx,
  - SSP\_Direction *Direction*);
- void SSP\_SetINTConfig(TSB\_SSP\_TypeDef \* SSPx, uint32\_t IntSrc);
- ♦ SSP\_INTState SSP\_GetINTConfig(TSB\_SSP\_TypeDef \* SSPx);
- ◆ SSP\_INTState SSP\_GetPreEnableINTState(TSB\_SSP\_TypeDef \* **SSPx**);
- ◆ SSP\_INTState SSP\_GetPostEnableINTState(TSB\_SSP\_TypeDef \* **SSPx**);
- void SSP\_ClearINTFlag(TSB\_SSP\_TypeDef \* SSPx, uint32\_t IntSrc);
- void SSP\_SetDMACtrl(TSB\_SSP\_TypeDef \* SSPx, SSP\_Direction Direction, FunctionalState NewState);

# 17.2.2 Detailed Description

Functions listed above can be divided into six parts:

- Configure the common functions of SSP are handled by SSP\_Init(), which will call SSP\_SetClkPreScale(), SSP\_SetFrameFormat(), SSP\_SetClkPolarity(), SSP\_SetClkPhase(), SSP\_SetDataSize(), SSP\_SetMSMode().
- 2) Data transmit and receive are handled by SSP\_SetTxData(), SSP\_GetRxData().
- 3) SSP interrupt relative function are: SSP\_SetINTConfig(), SSP\_GetINTConfig(), SSP\_GetPreEnableINTState(), SSP\_GetPostEnableINTState(), SSP\_ClearINTFlag().
- 4) Get SSP status are handled by SSP\_GetWorkState(), SSP\_GetFIFOState()
- 5) Enable/Disable SSP module are handled by SSP\_Enable(), SSP\_Disable().
- SSP\_SetSlaveOutputCtrl(), SSP\_SetLoopBackMode() and SSP\_SetDMACtrl() handle other specified functions.

## 17.2.3 Function Documentation

\*Note: in all of the following APIs, parameter "TSB\_SSP\_TypeDef\* *SSPx*" can be one of the following values: *SSP0*, *SSP1* or *SSP2* 

### 17.2.3.1 SSP\_Enable

Enable the specified SSP channel.

### **Prototype:**

void

SSP\_Enable(TSB\_SSP\_TypeDef \* SSPx)

#### **Parameters:**

SSPx: Select the SSP channel.

#### **Description:**

This function is to enable specified SSP channel by **SSPx**.

#### Return:

None

## 17.2.3.2 SSP\_Disable

Disable the specified SSP channel.

### Prototype:

void

SSP\_Disable(TSB\_SSP\_TypeDef \* SSPx)

### Parameters:

SSPx: Select the SSP channel.

### **Description:**

This function is to disable specified SSP channel by SSPx.

### Return:

None

## 17.2.3.3 SSP\_Init

Initialize the specified SSP channel through the data in structure SSP\_InitTypeDef.

```
Prototype:
```

```
void
SSP_Init(TSB_SSP_TypeDef * SSPx,
SSP_InitTypeDef* InitStruct)
```

#### **Parameters:**

SSPx: Select the SSP channel.

```
InitStruct: It is a structure with detail as below: typedef struct {
    SSP_FrameFormat FrameFormat;
    uint8_t PreScale;
    uint8_t ClkRate;
    SSP_ClkPolarity ClkPolarity;
    SSP_ClkPhase ClkPhase;
    uint8_t DataSize;
    SSP_MS_Mode Mode;
```

For detail of this structure, refer to part "Data Structure Description".

### **Description:**

This function will configure the SSP channel by **SSPx** and SSP\_InitTypeDef **InitStruct**.

It will call the functions below:

} SSP\_InitTypeDef;

```
SSP_SetFrameFormat(),
SSP_SetClkPreScale(),
SSP_SetClkPolarity(),
SSP_SetClkPhase(),
SSP_SetDataSize(),
SSP_SetMSMode().
```

#### Return:

None

## 17.2.3.4 SSP\_SetClkPreScale

Set the bit rate for transmit and receive for the specified SSP channel.

```
Prototype:
```

```
void
SSP_SetClkPreScale(TSB_SSP_TypeDef * SSPx,
uint8_t PreScale,
uint8_t ClkRate)
```

#### Parameters:

SSPx: Select the SSP channel

*PreScale*: Clock prescale divider, must be even number from 2 to 254.

ClkRate: Serial clock rate (from 0 to 255).

## **Description:**

This function is to set the SSP channel by **SSPx**, the bit rate for transmit and receive by **PreScale** & **ClkRate**, generally it is called by SSP\_Init().

This bit rate for Tx and Rx is obtained by the following equation:

BitRate = fsys / (PreScale x (1 + ClkRate)) where fsys is the frequency of system.

#### Return:

None

## 17.2.3.5 SSP\_SetFrameFormat

Specify the Frame Format of specified SSP channel.

### Prototype:

void

SSP\_SetFrameFormat(TSB\_SSP\_TypeDef \* **SSPx**, SSP\_FrameFormat)

#### Parameters:

SSPx: Select the SSP channel.

FrameFormat: Frame format of SSP which can be:

- > SSP\_FORMAT\_SPI: configure SSP module to SPI mode.
- > SSP\_FORMAT\_SSI: configure SSP module to SSI mode.
- > SSP\_FORMAT\_MICROWIRE: configure SSP module to Microwire mode.

### **Description:**

This function is to set the SSP channel by **SSPx**, specify the Frame Format of SSP by **FrameFormat**, generally it is called by **SSP\_Init()**.

### Return:

None

## 17.2.3.6 SSP\_SetClkPolarity

When specified SSP channel is configured as SPI mode, specify the clock polarity in its idle state.

## **Prototype:**

void

SSP\_SetClkPolarity(TSB\_SSP\_TypeDef \* **SSPx**, SSP\_ClkPolarity **ClkPolarity**)

### Parameters:

**SSPx:** Select the SSP channel. **ClkPolarity**: SPI clock polarity

This parameter can be one of the following values:

- > SSP\_POLARITY\_LOW: SCLK pin is low level in idle state.
- > SSP POLARITY HIGH: SCLK pin is high level in idle state.

## **Description:**

This function is to set the SSP channel by **SSPx**, specify the clock polarity by **ClkPolarity** in idle state of SCLK pin when the Frame Format is set as SPI, generally it is called by **SSP\_Init()**.

### Return:

None

## 17.2.3.7 SSP\_SetClkPhase

When specified SSP channel is configured as SPI mode, specify its clock phase.

### **Prototype:**

void

SSP\_SetClkPhase(TSB\_SSP\_TypeDef \* **SSPx**, SSP\_ClkPhase **ClkPhase**)

#### Parameters:

**SSPx:** Select the SSP channel. **ClkPhase**: SPI clock phase

This parameter can be one of the following values:

- > SSP\_PHASE\_FIRST\_EDGE: capture data in first edge of SCLK pin.
- SSP\_PHASE\_SECOND\_EDGE: capture data in second edge of SCLK pin.

### **Description:**

This function is to set the SSP channel by **SSPx**, specify the clock phase by **ClkPhase** when the Frame Format is set as SPI, generally it is called by **SSP\_Init()**.

### Return:

None

## 17.2.3.8 SSP\_SetDataSize

Set the Rx/Tx data size for the specified SSP channel.

## **Prototype:**

Void

SSP\_SetDataSize(TSB\_SSP\_TypeDef \* **SSPx**, uint8\_t **DataSize**)

## Parameters:

SSPx: Select the SSP channel.

DataSize: Data size select from 4 to 16.

## **Description:**

This function is to set the SSP channel by **SSPx**, set the Rx/Tx Data Size by **DataSize**, generally it is called by **SSP\_Init()**.

### Return:

None

## 17.2.3.9 SSP\_SetSlaveOutputCtrl

Enable/Disable slave mode output for the specified SSP channel.

### Prototype:

void

SSP\_SetSlaveOutputCtrl(TSB\_SSP\_TypeDef \* **SSPx**, FunctionalState **NewState**)

### Parameters:

SSPx: Select the SSP channel.

**NewState**: Specifies the state of the SPDO output when SSP is set in slave mode, This parameter can be one of the following values:

ENABLE: enable the SPDO output.DISABLE: disable the SPDO output.

### **Description:**

This function is to set the SSP channel by **SSPx**, Enable/Disable slave mode SPDO output by **NewState**.

#### Return:

None

# 17.2.3.10 SSP\_SetMSMode

Set the SSP Master or Slave mode for the specified SSP channel.

## **Prototype:**

void

SSP\_SetMSMode(TSB\_SSP\_TypeDef \* **SSPx**, SSP\_MS\_Mode **Mode**)

### Parameters:

**SSPx:** Select the SSP channel. **Mode**: Select the SSP mode

This parameter can be one of the following values:

SSP\_MASTER: SSP run in master mode.SSP SLAVE: SSP run in slave mode.

### **Description:**

This function is to set the SSP channel by **SSPx**, select the SSP run in Master mode or Slave mode by **Mode**.

### Return:

None

## 17.2.3.11 SSP\_SetLoopBackMode

Set loop back mode of SSP for the specified SSP channel.

## Prototype:

void

SSP\_SetLoopBackMode(TSB\_SSP\_TypeDef \* **SSPx**, FunctionalState **NewState**)

### Parameters:

SSPx: Select the SSP channel.

**NewState**: Specifies the state for self-loop back of SSP. This parameter can be one of the following values:

**ENABLE**: enable the self-loop back mode.

> **DISABLE**: disable the self-loop back mode.

## **Description:**

This function is to set the SSP channel by **SSPx**, the loop back mode of SSP by **NewState**.

For example, loop back mode can be enabled to do self testing between transmit and receive.

#### Return:

None

## 17.2.3.12 SSP SetTxData

Set the data to be sent into Tx FIFO of the specified SSP channel.

### Prototype:

void

SSP\_SetTxData(TSB\_SSP\_TypeDef \* **SSPx**, uint16\_t **Data**)

### Parameters:

**SSPx:** Select the SSP channel. **Data**: 4~16bit data to be send

## **Description:**

This function will set the data by **Data** and start to send it into Tx FIFO of the specified SSP channel by **SSPx**.

## Return:

None

## 17.2.3.13 SSP\_GetRxData

Read the data received from Rx FIFO of the specified SSP channel.

### **Prototype:**

uint16\_t

SSP\_GetRxData(TSB\_SSP\_TypeDef \* SSPx)

### Parameters:

SSPx: Select the SSP channel.

## **Description:**

This function will read received data from Rx FIFO of the specified SSP channel by *SSPx*.

### Return:

Data with uint16\_t type

## 17.2.3.14 SSP\_GetWorkState

Get the Busy or Idle state of the specified SSP channel.

### Prototype:

WorkState

SSP\_GetWorkState(TSB\_SSP\_TypeDef \* SSPx)

**Parameters:** 

SSPx: Select the SSP channel.

### **Description:**

This function will get the Busy/Idle state of the specified SSP channel by SSPx.

#### Return:

WorkState type, the value means: **BUSY**: SSP module is busy. **DONE**: SSP module is idle.

## 17.2.3.15 SSP\_GetFIFOState

Get the Rx/Tx FIFO state of the specified SSP channel.

### **Prototype:**

```
SSP_FIFOState
SSP_GetFIFOState(TSB_SSP_TypeDef * SSPx
SSP_Direction Direction)
```

### Parameters:

SSPx: Select the SSP channel.

**Direction**: The direction which means transmit or receive

This parameter can be one of the following values:

SSP\_RX: target is to check state of receive FIFO.
 SSP\_TX: target is to check state of transmit FIFO.

### **Description:**

This function will the specified SSP channel by **SSPx**, get the Rx/Tx FIFO state by **Direction**.

For example, data can be sent after judging Tx FIFO is available by the code below:

```
SSP_FIFOState fifoState;

fifoState = SSP_GetFIFOState(TSB_SSP0, SSP_TX);

if ((fifoState == SSP_FIFO_EMPTY) || (fifoState == SSP_FIFO_NORMAL))

{ SSP_SetTxData(SSP0, data_to_be_sent ); }
```

#### Return:

The state of SSP FIFO, which can be **SSP\_FIFO\_EMPTY:** FIFO is empty.

SSP FIFO NORMAL: FIFO is not full and not empty.

**SSP FIFO INVALID:** FIFO is invalid state.

SSP\_FIFO\_FULL: FIFO is full

## 17.2.3.16 SSP\_SetINTConfig

Enable/Disable interrupt source of the specified SSP channel.

### Prototype:

void

SSP\_SetINTConfig(TSB\_SSP\_TypeDef \* **SSPx**, uint32\_t **IntSrc**)

### Parameters:

SSPx: Select the SSP channel.

IntSrc: The interrupt source for SSP to be enabled or disabled.

To disable all interrupt sources, use the parameter:

> SSP\_INTCFG\_NONE

To enable the interrupt one by one, use the logical operator " | " with below parameter:

- > SSP\_INTCFG\_RX\_OVERRUN: Receive overrun interrupt.
- > SSP\_INTCFG\_RX\_TIMEOUT: Receive timeout interrupt.
- > SSP\_INTCFG\_RX: Receive FIFO interrupt (at least half full).
- > SSP INTCFG TX: Transmit FIFO interrupt (at least half empty).

To enable all the 4 interrupt above together, use the parameter:

> SSP\_INTCFG\_ALL

### **Description:**

This function will specified SSP channel by **SSPx**, enable/disable interrupts by *IntSrc*.

For example, we can enable Tx and Rx interrupt by code like below:

SSP\_SetINTConfig( SSP0, SSP\_INTCFG\_RX | SSP\_INTCFG\_TX )

#### Return:

None

## 17.2.3.17 SSP GetINTConfig

Get the Enable/Disable setting for each Interrupt source in the specified SSP channel.

### **Prototype:**

SSP INTState

SSP\_GetINTConfig(TSB\_SSP\_TypeDef \* SSPx)

### Parameters:

SSPx: Select the SSP channel.

### **Description:**

This function will get the masked interrupt status of the specified SSP channel by **SSPx**.

For example, it can be used to check which interrupt source is enabled or disabled by SSP\_SetINTConfig().

#### Return:

SSP\_INTState type. It contains the state of SSP interrupt setting, for more detail refer to the description for union SSP\_INTState in "Data Structure Description" part.

## 17.2.3.18 SSP GetPreEnableINTState

Get the raw status of each interrupt source in the specified SSP channel.

## Prototype:

SSP INTState

SSP\_GetPreEnableINTState(TSB\_SSP\_TypeDef \* SSPx)

#### **Parameters**

SSPx: Select the SSP channel.

#### **Description:**

This function will get the pre-enable interrupt status of the specified SSP channel by **SSPx**.

### Return:

SSP\_INTState type. It contains the pre-enable interrupt status (raw status before masked), for more detail refer to the description for union SSP\_INTState in "Data Structure Description" part.

### 17.2.3.19 SSP GetPostEnableINTState

Get the specified SSP channel post-enable interrupt status. (after masked)

### **Prototype:**

SSP INTState

SSP\_GetPostEnableINTState(TSB\_SSP\_TypeDef \* SSPx)

#### Parameters:

SSPx: Select the SSP channel.

### **Description:**

This function will get post-enable interrupt status of the specified SSP channel by **SSPx**.

### Return:

SSP\_INTState type. It contains the post-enable interrupt status (after masked) , for more detail refer to the description for union SSP\_INTState in "Data Structure Description" part.

## 17.2.3.20 SSP\_ClearINTFlag

Clear interrupt flag of specified SSP channel by writing '1' to correspond bit.

### Prototype:

void

SSP\_ClearINTFlag(TSB\_SSP\_TypeDef \* **SSPx**, uint32\_t **IntSrc**)

### Parameters:

SSPx: Select the SSP channel.

IntSrc: The interrupt source to be cleared.

This parameter can be one of the following values:

- > SSP\_INTCFG\_RX\_OVERRUN: Receive overrun interrupt.
- > SSP\_INTCFG\_RX\_TIMEOUT: Receive timeout interrupt.
- > SSP\_INTCFG\_ALL: all the 2 interrupt above together

## **Description:**

This function will clear interrupt flag by *IntSrc* of the specified SSP channel by *SSPx*.

### Return:

None

## 17.2.3.21 SSP SetDMACtrl

Enable/Disable the DMA FIFO for Rx/Tx of specified SSP channel.

## **Prototype:**

void

SSP\_SetDMACtrl(TSB\_SSP\_TypeDef \* **SSPx**, SSP\_Direction **Direction**, FunctionalState **NewState**)

#### **Parameters:**

SSPx: Select the SSP channel.

*Direction*: The direction which means transmit or receive.

This parameter can be one of the following values:

- SSP\_RX: target is to set receive DMA FIFO.
- > SSP\_TX: target is to set transmit DMA FIFO.

NewState: New state of DMA FIFO mode.

This parameter can be one of the following values:

- > ENABLE: enables the DMA for FIFO.
- DISABLE: disables the DMA for FIFO.

### **Description:**

This function will enable/disable the DMA FIFO Rx/Tx of the specified SSP channel by **SSPx**.

## Return:

None

# 17.2.4 Data Structure Description

## 17.2.4.1 SSP\_InitTypeDef

## Data Fields for this structure:

SSP\_FrameFormat

FrameFormat Set frame format of SSP.

Which can be:

- > SSP FORMAT SPI: configure the SSP in SPI mode.
- > SSP\_FORMAT\_SSI: configure the SSP in SSI mode.
- > SSP\_FORMAT\_MICROWIRE: configure the SSP in Microwire mode

uint8 t

PreScale Clock prescale divider, must be even number from 2 to 254.

uint8 t

ClkRate Serial clock rate, from 0 to 255.

SSP\_ClkPolarity

**ClkPolarity** SPI clock polarity, Specify the clock polarity in idle state of SCLK pin when the Frame Format is set as SPI.

Which can be:

- > SSP\_POLARITY\_LOW: SCLK pin is low level in idle state.
- > SSP\_POLARITY\_HIGH: SCLK pin is high level in idle state.

SSP ClkPhase

*ClkPhase* Specify the clock phase when the Frame Format is set as SPI. Which can be:

- > SSP\_PHASE\_FIRST\_EDGE: capture data in first edge of SCLK pin.
- SSP\_PHASE\_SECOND\_EDGE: capture data in second edge of SCLK pin.

uint8 t

DataSize Select data size From 4 to 16

SSP MS Mode

Mode SSP device mode.

Which can be:

- > SSP\_MASTER: SSP module is run in master mode.
- > SSP\_SLAVE: SSP module is run in slave mode.

## 17.2.4.2 SSP INTState

```
Data Fields for this union:
```

uint32 t

All: SSP interrupt factor.

Bit

uint32\_t

OverRun: 1 Receive Overrun.

uint32\_t

*TimeOut*: 1 Receive Timeout.

uint32\_t

Rx: 1 Receive.

uint32\_t

*Tx*: 1 Transmit.

uint32\_t

**Reserved**: 28 Reserved.

# **18.** TMRB

## 18.1 Overview

TOSHIBA TMPM46B contains 8channels of multi-functional 16-bit timer/event counter (TMRB0 through TMRB7). Each channel can operate in the following modes:

- Interval timer mode
- Event counter mode
- Programmable pulse generation (PPG) mode
- Programmable pulse generation (PPG) external trigger mode

The use of the capture function allows TMRBs to perform the following three measurements:

- Frequency measurement
- Pulse width measurement
- Time difference measurement

TMPM46B also has 16-bit multi-purpose timer (MPT), when being operated in timer mode, they are the same as common timer channels.

The TMRB driver APIs provide a set of functions to configure each channel, such as setting the clock division, trailingtiming and leadingtiming duration, capture timing and flip-flop function. And to control the running state of each channel such as controlling upcounter, the output of flip-flop and to indicate the status of each channel such as returning the factor of interrupt, value in capture registers and so on.

All driver APIs are contained in /Libraries/TX04\_Periph\_Driver/src/tmpm46b\_tmrb.c, with /Libraries/TX04\_Periph\_Driver/inc/tmpm46b\_tmrb.h containing the macros, data types, structures and API definitions for use by applications.

# 18.2 API Functions

## 18.2.1 Function List

- void TMRB\_Enable(TSB\_TB\_TypeDef \* TBx)
- ♦ void TMRB\_Disable(TSB\_TB\_TypeDef \* TBx)
- void TMRB\_SetRunState(TSB\_TB\_TypeDef \* TBx, uint32\_t Cmd)
- ♦ void TMRB Init(TSB TB TypeDef \* TBx, TMRB InitTypeDef \* InitStruct)
- void TMRB SetCaptureTiming(TSB TB TypeDef \* TBx, uint32 t CaptureTiming)
- ♦ void TMRB SetFlipFlop(TSB TB TypeDef \* TBx,
  - TMRB\_FFOutputTypeDef \* FFStruct)
- ◆ TMRB INTFactor TMRB GetINTFactor(TSB TB TypeDef \* TBx)
- void TMRB\_SetINTMask(TSB\_TB\_TypeDef \* TBx, uint32\_t INTMask)
- void TMRB\_ChangeLeadingTiming(TSB\_TB\_TypeDef \* TBx,
  - uint32\_t *LeadingTiming*)
- ◆ void TMRB\_ChangeTrailingTiming(TSB\_TB\_TypeDef \* **TBx**,
  - uint32\_t *TrailingTiming*)
- uint16\_t TMRB\_GetUpCntValue(TSB\_TB\_TypeDef \* TBx)
- uint16\_t TMRB\_GetCaptureValue(TSB\_TB\_TypeDef \* TBx, uint8\_t CapReg)
- void TMRB\_ExecuteSWCapture(TSB\_TB\_TypeDef \* TBx)
- void TMRB\_SetIdleMode(TSB\_TB\_TypeDef \* TBx, FunctionalState NewState)
- void TMRB SetSyncMode(TSB TB TypeDef \* TBx, FunctionalState NewState)
- ◆ void TMRB\_SetDoubleBuf(TSB\_TB\_TypeDef \* *TBx*, FunctionalState *NewState*,

### uint8\_t WriteRegMode)

- void TMRB\_SetExtStartTrg(TSB\_TB\_TypeDef \* TBx, FunctionalState NewState, uint8\_t TrgMode)
- ◆ void TMRB\_SetClkInCoreHalt(TSB\_TB\_TypeDef \* *TBx*, uint8\_t *ClkState*)

## 18.2.2 Detailed Description

Functions listed above can be divided into four parts:

- Configure and control the common functions of each TMRB channel are handled by TMRB\_Enable(), TMRB\_Disable(), TMRB\_Init(), TMRB\_SetRunState(), TMRB ChangeLeadingTiming() and TMRB ChangeTrailingTiming().
- 2) Capture function of each TMRB channel is handled by TMRB\_SetCaptureTiming(), and TMRB\_ExecuteSWCapture().
- The status indication of each TMRB channel is handled by TMRB\_GetINTFactor(), TMRB\_GetUpCntValue() and TMRB\_GetCaptureValue().
- 4) TMRB\_SetFlipFlop(), TMRB\_SetINTMask(), TMRB\_SetIdleMode(), TMRB\_SetSyncMode(), TMRB\_SetDoubleBuf(), TMRB\_SetExtStartTrg() and TMRB\_SetClkInCoreHalt ()handle other specified functions.

### 18.2.3 Function Documentation

\*Note: in all of the following APIs, unless otherwise specified, the parameter: "TSB\_TB\_TypeDef\* *TBx*" can be one of the following values:

TSB\_TB0, TSB\_TB1, TSB\_TB2, TSB\_TB3, TSB\_TB4, TSB\_TB5, TSB\_TB6, TSB\_TB7, TSB\_TB\_MPT0, TSB\_TB\_MPT1, TSB\_TB\_MPT2, TSB\_TB\_MPT3.

### **18.2.3.1 TMRB Enable**

Enable the specified TMRB channel.

### Prototype:

void

TMRB\_Enable(TSB\_TB\_TypeDef\* TBx)

### **Parameters:**

TBx is the specified TMRB channel.

### **Description:**

This function will enable the specified TMRB channel selected by *TBx*. If channel is MPT, this function will also select MPT channel as timer mode.

#### Return:

None

# 18.2.3.2 TMRB\_Disable

Disable the specified TMRB channel.

### Prototype:

void

TMRB Disable(TSB TB TypeDef\* TBx)

### Parameters:

**TBx** is the specified TMRB channel.

## **Description:**

This function will disable the specified TMRB channel selected by *TBx*. If channel is MPT, this function will also select MPT channel as timer mode.

### Return:

None

## 18.2.3.3 TMRB\_SetRunState

Start or stop counter of the specified TB channel.

## Prototype:

void

TMRB\_SetRunState(TSB\_TB\_TypeDef\* **TBx**, uint32\_t **Cmd**)

#### Parameters:

TBx is the specified TMRB channel.

Cmd sets the state of up-counter, which can be:

- > TMRB\_RUN: starting counting
- > TMRB\_STOP: stopping counting

### **Description:**

The up-counter of the specified TMRB channel starts counting if *Cmd* is **TMRB\_RUN** and up-counter stops counting and the value in up-counter register is clear if *Cmd* is **TMRB\_STOP**.

### Return:

None

### 18.2.3.4 TMRB\_Init

Initialize the specified TMRB channel.

### Prototype:

void

TMRB\_Init(TSB\_TB\_TypeDef\* **TBx**, TMRB InitTypeDef\* **InitStruct**)

### Parameters:

**TBx** is the specified TMRB channel.

*InitStruct* is the structure containing basic TMRB configuration including count mode, source clock division, leadingtiming value, trailingtiming value and upcounter work mode (refer to "Data Structure Description" for details).

## **Description:**

This function will initialize and configure the count mode, clock division, upcounter setting, trailingtiming and leadingtiming duration for the specified TMRB channel selected by *TBx*.

### Return:

None

## 18.2.3.5 TMRB\_SetCaptureTiming

Configure the capture timing and up-counter clearing timing.

### Prototype:

void

TMRB\_SetCaptureTiming(TSB\_TB\_TypeDef\* *TBx*, uint32 t *CaptureTiming*)

### Parameters:

TBx is the specified TMRB channel.

**CaptureTiming** specifies TMRB capture timing, which can be When TBx = TSB TB MPT0 to TSB TB MPT3:

- > MPT DISABLE CAPTURE: Capture is disabled.
- > MPT\_CAPTURE\_IN\_RISING: At the rising edge of MTxTBIN input, counter values are captured to the capture register 0 (MTxCP0)
- ➤ MPT\_CAPTURE\_IN\_RISING\_FALLING: At the rising edge of MTxTBIN input, counter values are captured to the capture register 0 (MTxCP0). At the falling edge of MTxTBIN input, counter values are captured to the capture register 1 (MTxCP1).

When  $TBx = TSB_TB0$  to  $TSB_TB7$ :

- TMRB\_DISABLE\_CAPTURE: Capture is disabled.
- TMRB\_CAPTURE\_TBIN0\_TBIN1\_RISING: Captures a counter value on rising edge of TBxIN0 input into Capture register 0 (TBxCP0).Captures a counter value on rising edge of TBxIN1 input into Capture register 1 (TBxCP1). (Only TSB\_TB4 to TSB\_TB7 can choose TMRB CAPTURE TBIN0 TBIN1 RISING)
- TMRB\_CAPTURE\_TBINO\_RISING\_FALLING: Captures a counter value on rising edge of TBxIN0 input into Capture register 0 (TBxCP0). Captures a counter value on falling edge of TBxIN0 input into Capture register 1 (TBxCP1).
- TMRB\_CAPTURE\_TBFF0\_EDGE: Captures a counter value on rising edge of TBxFF0 input into Capture register 0 (TBxCP0). Captures a counter value on falling edge of TBxFF0 input into Capture register 1 (TBxCP1).
- TMRB\_CLEAR\_TBIN1\_RISING: Clears up-counter on rising edge of TBxIN1 input.( Only TSB\_TB4 to TSB\_TB7 can choose TMRB\_CLEAR\_TBIN1\_RISING )
- TMRB\_CAPTURE\_TBIN0\_RISING\_CLEAR\_TBIN1\_RISING:
  Captures a counter value on rising edge of TBxIN0 input into Capture register 0(TBxCP0); clears up-counter on rising edge of TBxIN1 input. If capture timing and up-counter clearing timing are same, capturing is performed first, and then up-counter is cleared. (Only TSB\_TB4 to TSB\_TB7 can choose

TMRB\_CAPTURE\_TBIN0\_RISING\_CLEAR\_TBIN1\_RISING)

### **Description:**

This function will configure the capture timing and up-counter clearing timing.

### Return:

None

## 18.2.3.6 TMRB\_SetFlipFlop

Configure the flip-flop function of the specified TMRB channel.

#### **Prototype:**

void

TMRB\_SetFlipFlop(TSB\_TB\_TypeDef\* **TBx**, TMRB\_FFOutputTypeDef\* **FFStruct**)

#### Parameters:

TBx is the specified TMRB channel.

**FFStruct** is the structure containing TMRB flip-flop function configuration including flip-flop output level and flip-flop-reverse trigger (refer to "Data Structure Description" for details).

### **Description:**

This function will set the timing of changing the flip-flop output of the specified TMRB channel. Also the level of the output can be controlled by this API.

#### Return:

None

### 18.2.3.7 TMRB GetINTFactor

Indicate what causes the interrupt.

#### Prototype:

TMRB\_INTFactor
TMRB\_GetINTFactor(TSB\_TB\_TypeDef\* **TBx**)

#### Parameters:

TBx is the specified TMRB channel.

### **Description:**

This function should be used in ISR to indicate the factor of interrupt. Bit of **MatchLeadingTiming** indicates if the up-counter matches with leadingtiming value, Bit of **MatchTrailingTiming** Indicates if the up-counter matches with trailingtiming value, and bit of **Overflow** indicates if overflow had occurred before the interrupt.

#### Return:

TMRB Interrupt factor. Each bit has the following meaning:

**MatchLeadingTiming**(Bit0): a match with the leadingtiming value is detected **MatchTrailingTiming**(Bit1): a match with the trailingtiming value is detected **OverFlow**(Bit2): an up-counter is overflow

### \*Note:

It is recommended to use the following method to process different interrupt factor

```
TMRB_INTFactor factor = TMRB_GetINTFactor(TSB_TB0);
if (factor.Bit.MatchLeadingTiming) {
    // Do A
}

if (factor.Bit.MatchTrailingTiming) {
    // Do B
}

if (factor.Bit.OverFlow) {
    // Do C
}
```

### 18.2.3.8 TMRB\_SetINTMask

Mask the specified TMRB interrupt.

#### Prototype:

void

TMRB\_SetINTMask(TSB\_TB\_TypeDef\* **TBx**, uint32 t **INTMask**)

### Parameters:

TBx is the specified TMRB channel.

INTMask specifies the interrupt to be masked, which can be

- TMRB\_MASK\_MATCH\_TRAILING\_INT: Mask the interrupt the factor of which is that the value in up-counter and trailingtiming are match.
- TMRB\_MASK\_MATCH\_LEADING\_INT: Mask the interrupt the factor of which is that the value in up-counter and leadingtiming are match.
- > TMRB\_MASK\_OVERFLOW\_INT: Mask the interrupt the factor of which is the occurrence of overflow.
- > TMRB\_NO\_INT\_MASK: Unmask the interrupt.
- > TMRB MASK MATCH LEADING INT |

**TMRB\_MASK\_MATCH\_TRAILING\_INT**: Mask the interrupt the factor of which is that the value in up-counter and trailingtiming are match or mask the interrupt the factor of which is that the value in up-counter and leadingtiming are match.

> TMRB MASK MATCH LEADING INT |

**TMRB\_MASK\_OVERFLOW\_INT**: Mask the interrupt the factor of which is that the value in up-counter and leadingtiming are match or mask the interrupt the factor of which is the occurrence of overflow.

TMRB MASK MATCH TRAILING INT |

**TMRB\_MASK\_OVERFLOW\_INT**: Mask the interrupt the factor of which is that the value in up-counter and trailingtiming are match or mask the interrupt the factor of which is the occurrence of overflow.

TMRB\_MASK\_MATCH\_LEADING\_INT |

TMRB\_MASK\_MATCH\_TRAILING\_INT | TMRB\_MASK\_OVERFLOW\_INT:

Mask the interrupt the factor of which is that the value in up-counter and trailingtiming are match or mask the interrupt the factor of which is that the value in up-counter and leadingtiming are match or mask the interrupt the factor of which is the occurrence of overflow

### **Description:**

- If **TMRB\_MASK\_MATCH\_TRAILING\_INT** is selected, the interrupt of the specified TMRB channel will not happen when the value in up-counter and trailingtiming are match.
- If **TMRB\_MASK\_MATCH\_LEADING\_INT** is selected, the interrupt of the specified TMRB channel will not happen when the value in up-counter and leadingtiming are match.

If **TMRB\_MASK\_OVERFLOW\_INT** is selected, the interrupt of the specified TMRB channel will not happen even if there is an occurrence of overflow.

If TMRB NO INT MASK is selected, all interrupt masks will be cleared.

If the combination of TMRB\_MASK\_MATCH\_TRAILING\_INT and

TMRB\_MASK\_MATCH\_LEADING\_INT and TMRB\_MASK\_OVERFLOW\_INT is selected, the interrupt of the specified TMRB channel will not happen even if the relevant situation happened.

#### Return:

None

# 18.2.3.9 TMRB\_ChangeLeadingTiming

Change the value of leadingtiming for the specified channel.

### Prototype:

void

TMRB\_ChangeLeadingTiming(TSB\_TB\_TypeDef\* *TBx*, uint32 t *LeadingTiming*)

### Parameters:

TBx is the specified TMRB channel.

**LeadingTiming** specifies the value of leadingtiming, max. is 0xFFFF.

#### **Description:**

This function will specify the absolute value of leadingtiming for the specified TMRB. The actual interval of leadingtiming depends on the configuration of CG and the value of *ClkDiv* (refer to "Data Structure Description" for details).

#### Return:

None

#### \*Note:

**LeadingTiming** can not exceed **TrailingTiming**.

# 18.2.3.10 TMRB\_ChangeTrailingTiming

Change the value of trailingtiming for the specified channel.

# Prototype:

void

TMRB\_ChangeTrailingTiming(TSB\_TB\_TypeDef\* **TBx**, uint32\_t **TrailingTiming**)

#### **Parameters:**

TBx is the specified TMRB channel.

TrailingTiming specifies the value of trailingtiming, max. is 0xFFFF.

### **Description:**

This function will specify the absolute value of trailingtiming for the specified TMRB. The actual interval of trailingtiming depends on the configuration of CG and the value of *ClkDiv* (refer to "Data Structure Description" for details).

#### Return:

None

#### \*Note:

**TrailingTiming** must be not smaller than **LeadingTiming**. And the value of TBxRG0/1 must be set as TBxRG0 < TBxRG1 in PPG mode.

# 18.2.3.11 TMRB\_GetUpCntValue

Get up-counter value of the specified TMRB channel.

# Prototype:

uint16 t

TMRB\_GetUpCntValue(TSB\_TB\_TypeDef\* TBx)

#### Parameters:

TBx is the specified TMRB channel.

### **Description:**

This function will return the value in up-counter of the specified TMRB channel.

#### Return:

The value of up-counter

### 18.2.3.12 TMRB\_GetCaptureValue

Get the value of capture register0 or capture register1 of the specified TMRB channel.

### Prototype:

uint16 t

TMRB\_GetCaptureValue(TSB\_TB\_TypeDef\* **TBx**, uint8\_t **CapReg**)

#### **Parameters:**

TBx is the specified TMRB channel.

**CapReg** is used to choose to return the value of capture register0 or to return the value of capture register1, which can be one of the following.

- > TMRB CAPTURE 0: specifying capture register0.
- TMRB\_CAPTURE\_1: specifying capture register1.

#### **Description:**

This function will return the value of capture register0 of the specified TMRB channel if *CapReg* is **TMRB\_CAPTURE\_0**, and will return the value of capture register1 of the specified TMRB channel if *CapReg* is **TMRB\_CAPTURE\_1**.

#### Return:

The captured value

# 18.2.3.13 TMRB\_ExecuteSWCapture

Capture counter by software and take them into capture register 0 of the specified TMRB channel.

#### **Prototype:**

void

TMRB\_ExecuteSWCapture(TSB\_TB\_TypeDef\* TBx)

#### Parameters:

TBx is the specified TMRB channel.

#### **Description:**

This function will capture the up-counter of the specified TMRB channel by software and take the value into the capture register0.

### Return:

None

### 18.2.3.14 TMRB\_SetIdleMode

Enable or disable the specified TMRB channel when system is in idle mode.

#### Prototype:

void

TMRB\_SetIdleMode(TSB\_TB\_TypeDef\* *TBx*, FunctionalState *NewState*)

#### Parameters:

TBx is the specified TMRB channel.

**NewState** specifies the state of the TMRB when system is idle mode, which can be

- > **ENABLE:** enables the TMRB channel,
- > **DISABLE**: disables the TMRB channel.

### **Description:**

The specified TMRB channel can still be running if **NewState** is **ENABLE** even if system enters idle mode. **DISABLE** can stop the running TMRB if system enters idle mode.

#### Return:

None

# 18.2.3.15 TMRB SetSyncMode

Enable or disable the synchronous mode of specified TMRB channel.

# Prototype:

void

TMRB\_SetSyncMode(TSB\_TB\_TypeDef\* **TBx**, FunctionalState **NewState**)

### Parameters:

TBx is the specified TMRB channel, which can be TSB\_TB1, TSB\_TB2, TSB\_TB3, TSB\_TB5, TSB\_TB6, TSB\_TB7.

**NewState** specifies the state of the synchronous mode of the TMRB, which can be

- > ENABLE: enables the synchronous mode,
- > **DISABLE:** disables the synchronous mode.

#### **Description:**

If the synchronous mode is enabled for TMRB1 through TMRB3, their start timing is synchronized with TMRB0. If the synchronous mode is enabled for TMRB5 through TMRB7, their start timing is synchronized with TMRB4.

#### Return:

None

#### \*Note:

TMRB1 through TMRB3, TMRB5 through TMRB7 must start counting by calling **TMRB\_SetRunState()** before TMRB0, TMRB4 start counting, so that start timing can be synchronized.

### 18.2.3.16 TMRB\_SetDoubleBuf

Enable or disable double buffering for the specified TMRB channel and set the timing to write to timer register 0 and 1 when double buffer enabled.

# Prototype:

void

TMRB\_SetDoubleBuf(TSB\_TB\_TypeDef\* **TBx**, FunctionalState **NewState**, uint8\_t **WriteRegMode**)

#### Parameters:

TBx is the specified TMRB channel.

NewState specifies the state of double buffering of the TMRB, which can be

- > **ENABLE:** enables double buffering,
- > **DISABLE:** disables double buffering.

*WriteRegMode* specifies timing to write to timer register 0 and 1 when double buffer enabled, which can be

- > TMRB\_WRITE\_REG\_SEPARATE: Timer register 0 and 1 can be written separately, even in case writing preparation is ready for only one register.
- > TMRB\_WRITE\_REG\_SIMULTANEOUS: In case both registers are not ready to be written, timer registers 0 and 1 can't be written.

### **Description:**

The register TBxRG0 (*LeadingTiming*) and TBxRG1 (*TrailingTiming*) and their buffers are assigned to the same address. If double buffering is disabled, the same value is written to the registers and their buffers.

If double buffering is enabled, the value is only written to each register buffer. Therefore, to write an initial value to the registers, TBxRG0 (*LeadingTiming*) and TBxRG1 (*TrailingTiming*), the double buffering must be set to **DISABLE**. Then **ENABLE** double buffering and write the following data to the register, which can be loaded when the corresponding interrupt occurs automatically.

### Return:

None

\*Note:

*WriteRegMode* is invalid for TMRB0~TMRB7. So when this API is used for these channels, 0 is recommended for *WriteRegMode*.

### 18.2.3.17 TMRB\_SetExtStartTrg

Enable or disable external trigger TBxIN to start count and set the active edge.

### **Prototype:**

void

TMRB\_SetExtStartTrg (TSB\_TB\_TypeDef\* **TBx**, FunctionalState **NewState**, uint8\_t **TrgMode**)

### Parameters:

TBx is the specified TMRB channel.

NewState specifies the state external trigger, which can be

- > **ENABLE:** use external trigger signal,
- > **DISABLE:** use software start.

TrgMode specifies active edge of the external trigger signal. which can be

➤ TMRB\_TRG\_EDGE\_RISING: Select rising edge of external trigger.

> TMRB\_TRG\_EDGE\_FALLING: Select falling edge of external trigger.

### **Description:**

This function will enable or disable external trigger to start count and set the active edge.

#### Return:

None

# 18.2.3.18 TMRB SetClkInCoreHalt

Enable or disable clock operation in Core HALT during debug mode.

### Prototype:

void

TMRB SetClkInCoreHalt (TSB TB TypeDef\* **TBx**, uint8 t **ClkState**)

#### Parameters:

TBx is the specified TMRB channel.

ClkState specifies timer state in HALT mode, which can be

- > TMRB\_RUNNING\_IN\_CORE\_HALT: clock not stops in Core HALT
- TMRB\_STOP\_IN\_CORE\_HALT: clock stops in Core HALT.

#### **Description:**

This function will set enable or disable clock operation in Core HALT during debug mode.

#### Return:

None

# 18.2.4 Data Structure Description

### 18.2.4.1 TMRB\_InitTypeDef

### **Data Fields:**

uint32\_t

**Mode** selects TMRB working mode between **TMRB\_INTERVAL\_TIMER** (internal interval timer mode) and **TMRB\_EVENT\_CNT** (external event counter).

#### uint32 t

**ClkDiv** specifies the division of the source clock for the internal interval timer, which can be set as:

- > TMRB\_CLK\_DIV\_2, which means that the frequency of source clock for internal interval timer is quotient of fperiph divided by 2;
- > TMRB\_CLK\_DIV\_8, which means that the frequency of source clock for internal interval timer is quotient of fperiph divided by 8;
- > TMRB\_CLK\_DIV\_32, which means that the frequency of source clock for internal interval timer is quotient of fperiph divided by 32.
- > TMRB\_CLK\_DIV\_64, which means that the frequency of source clock for internal interval timer is quotient of fperiph divided by 64(TMRB0~TMRB7 only).
- > TMRB\_CLK\_DIV\_128, which means that the frequency of source clock for internal interval timer is quotient of fperiph divided by 128(TMRB0~TMRB7 only).

- > TMRB\_CLK\_DIV\_256, which means that the frequency of source clock for internal interval timer is quotient of fperiph divided by 256(TMRB0~TMRB7 only).
- > TMRB\_CLK\_DIV\_512, which means that the frequency of source clock for internal interval timer is quotient of fperiph divided by 512(TMRB0~TMRB7 only).

#### uint32 t

**TrailingTiming** specifies the trailingtiming value to be written into TBnRG1, max. 0xFFFF.

### uint32 t

**UpCntCtrl** selects up-counter work mode, which can be set as:

- ➤ TMRB\_FREE\_RUN, which means that the up-counter will not stop counting even when the value in it is match with trailingtiming, until it reaches 0xFFFF, then it will be cleared and starting counting from 0.(TMRB0~TMRB7 only)
- > TMRB\_AUTO\_CLEAR, which means that the up-counter will restart counting from 0 immediately when the value in up-counter matches TrailingTiming. (TMRB0~TMRB7 only)
- ➤ MPT\_FREE\_RUN, which means that the up-counter will not stop counting even when the value in it is match with trailingtiming, until it reaches 0xFFFF, then it will be cleared and starting counting from 0. (MPT0~MPT3 only)
- > MPT\_AUTO\_CLEAR, which means that the up-counter will restart counting from 0 immediately when the value in up-counter matches **TrailingTiming**. (MPT0~MPT3 only)

#### uint32 t

**LeadingTiming** specifies the leadingtiming value to be written into TBnRG0, max. 0xFFFF, and it cannot be set larger than **TrailingTiming**.

### 18.2.4.2 TMRB\_FFOutputTypeDef

### **Data Fields:**

uint32 t

FlipflopCtrl selects the level of flip-flop output which can be

- > TMRB\_FLIPFLOP\_INVERT: setting output reversed by using software.
- > TMRB\_FLIPFLOP\_SET: setting output to be high level.
- TMRB\_FLIPFLOP\_CLEAR: setting output to be low level.

#### uint32 t

**FlipflopReverseTrg** specifies the reverse trigger of the flip-flop output, which can be set as:

- > TMRB\_DISALBE\_FLIPFLOP, which disables the flip-flop output reverse trigger,
- TMRB\_FLIPFLOP\_TAKE\_CATPURE\_0, which means that the reversing flip-flop output will be triggered when the up-counter value is taken into capture register 0.
- > TMRB\_FLIPFLOP\_TAKE\_CATPURE\_1, which means that the reversing flip-flop output will be triggered when the up-counter value is taken into capture register 1.
- > TMRB\_FLIPFLOP\_MATCH\_TRAILING, which means that the reversing flip-flop output will be triggered when the up-counter matches the trailingtiming,
- ➤ TMRB\_FLIPFLOP\_MATCH\_LEADING, which means that the reversing flip-flop output will be triggered when the up-counter matches the leadingtiming.

# 18.2.4.3 TMRB\_INTFactor

**Data Fields:** 

uint32\_t

All: TMRB interrupt factor.

Bit

uint32\_t

MatchLeadingTiming: 1 a match with the leadingtiming value is detected

uint32\_t

**MatchTrailingTiming**: 1 a match with the trailingtiming value is detected

uint32\_t

**OverFlow**: 1 an up-counter is overflow

uint32\_t

Reserverd: 29 -

# 19. SIO/UART

# 19.1 Overview

TMPM46B has four serial I/O channels. Each channel can operate in both UART mode (asynchronous communication) and I/O Interface mode (synchronous communication), which can be 7-bit length, 8-bit length and 9-bit length.

In 9-bit UART mode, a wakeup function can be used when the master controller can start up slave controllers via the serial link (multi-controller system).

The UART driver APIs provide a set of functions to configure each channel, including such common parameters as baud rate, bit length, parity check, stop bit, flow control, and to control transfer like sending/receiving data, checking error and so on.

All driver APIs are contained in /Libraries/TX04\_Periph\_Driver/src/tmpm46b\_uart.c, with /Libraries/TX04\_Periph\_Driver/inc/tmpm46b\_uart.h containing the macros, data types, structures and API definitions for use by applications.

# 19.2 API Functions

# 19.2.1 Function List

- void UART\_Enable(TSB\_SC\_TypeDef\* UARTx)
- ◆ void UART Disable(TSB SC TypeDef\* **UARTx**)
- ◆ WorkState UART\_GetBufState(TSB\_SC\_TypeDef\* *UARTx*, uint8\_t *Direction*)
- void UART\_SWReset(TSB\_SC\_TypeDef\* UARTx)
- ◆ void UART\_Init(TSB\_SC\_TypeDef\* *UARTx*, UART\_InitTypeDef\* *InitStruct*)
- uint32 t UART GetRxData(TSB SC TypeDef\* UARTx)
- void UART\_SetTxData(TSB\_SC\_TypeDef\* UARTx, uint32\_t Data)
- void UART\_DefaultConfig(TSB\_SC\_TypeDef\* UARTx)
- ◆ UART\_Err UART\_GetErrState(TSB\_SC\_TypeDef\* *UARTx*)
- void UART\_SetWakeUpFunc(TSB\_SC\_TypeDef\* UARTx,

FunctionalState NewState)

- void UART SetIdleMode(TSB SC TypeDef\* UARTx, FunctionalState NewState)
- ◆ void UART\_FIFOConfig(TSB\_SC\_TypeDef \* *UARTx*, FunctionalState NewState);
- void UART\_SetFIFOTransferMode(TSB\_SC\_TypeDef \* UARTx,

uint32\_t *TransferMode*);

- void UART\_TRxAutoDisable(TSB\_SC\_TypeDef \* UARTx,
  - UART\_TRxAutoDisable *TRxAutoDisable*);
- void UART\_RxFIFOINTCtrl(TSB\_SC\_TypeDef \* UARTx, FunctionalState NewState);
- ◆ void UART TxFIFOINTCtrl(TSB SC TypeDef \* *UARTx*, FunctionalState *NewState*);
- void UART\_RxFIFOByteSel(TSB\_SC\_TypeDef \* UARTx, uint32\_t BytesUsed);
- ◆ void UART\_RxFIFOFillLevel(TSB\_SC\_TypeDef \* *UARTx*, uint32\_t *RxFIFOLevel*);
- void UART\_RxFIFOINTSel(TSB\_SC\_TypeDef \* UARTx, uint32\_t RxINTCondition);
- void UART\_RxFIFOClear(TSB\_SC\_TypeDef \* UARTx);
- void UART\_TxFIFOFillLevel(TSB\_SC\_TypeDef \* UARTx, uint32\_t TxFIFOLevel);
- void UART\_TxFIFOINTSel(TSB\_SC\_TypeDef \* UARTx, uint32\_t TxINTCondition);
- void UART TxFIFOClear(TSB SC TypeDef \* UARTx);
- void UART\_TxBufferClear(TSB\_SC\_TypeDef \* UARTx);
- uint32\_t UART\_GetRxFIFOFillLevelStatus(TSB\_SC\_TypeDef \* UARTx);
- uint32\_t UART\_GetRxFIFOOverRunStatus(TSB\_SC\_TypeDef \* UARTx);
- uint32\_t UART\_GetTxFIFOFillLevelStatus(TSB\_SC\_TypeDef \* UARTx);
- uint32\_t UART\_GetTxFIFOUnderRunStatus(TSB\_SC\_TypeDef \* UARTx);
- void UART\_SetInputClock(TSB\_SC\_TypeDef \* UARTx, uint32\_t clock)
- ◆ void SIO SetInputClock(TSB SC TypeDef \* SIOx, uint32 t Clock)
- void SIO\_Enable(TSB\_SC\_TypeDef\* SIOx)

- void SIO\_Disable(TSB\_SC\_TypeDef\* SIOx)
- ◆ void SIO\_Init(TSB\_SC\_TypeDef\* SIOx, uint32\_t IOCIkSeI,

UART\_InitTypeDef\* InitStruct)

- uint8\_t SIO\_GetRxData(TSB\_SC\_TypeDef\* SIOx)
- void SIO\_SetTxData(TSB\_SC\_TypeDef\* SIOx, uint8\_t Data)

# 19.2.2 Detailed Description

Functions listed above can be divided into four parts:

- 1) Initialize and configure the common functions of each UART channel are handled by UART\_Enable(), UART\_Disable(), UART\_SetInputClock(), UART\_Init() and UART\_DefaultConfig(), SIO\_Enable(), SIO\_Disable(), SIO\_SetInputClock(), SIO\_Init().
- Transfer control and error check of each UART channel are handled by UART\_GetBufState(), UART\_GetRxData(), UART\_SetTxData() and UART\_GetErrState(),SIO\_GetRxData(), SIO\_SetTxData().
- 3) UART\_SWReset(), UART\_SetWakeUpFunc() and UART\_SetIdleMode() handle other specified functions.
- 4) FIFO operation functions are UART\_FIFOConfig(),UART\_SetFIFOTransferMode(), UART\_TrxAutoDisable(),UART\_RxFIFOINTCtrl(),UART\_TxFIFOINTCtrl(), UART\_RxFIFOByteSel(),UART\_RxFIFOFillLevel(),UART\_RxFIFOINTSel(). UART\_RxFIFOClear(),UART\_TxFIFOFillLevel(),UART\_TxFIFOINTSel(). UART\_TxFIFOClear(),UART\_TxBufferClear (),UART\_GetRxFIFOFillLevelStatus(), UART\_GetRxFIFOOverRunStatus(),UART\_GetTxFIFOFillLevelStatus(),and UART\_GetTxFIFOUnderRunStatus(),

### 19.2.3 Function Documentation

\*Note: in all of the following APIs, parameter "TSB\_SC\_TypeDef\* *UARTx*" can be one of the following values:

UARTO, UART1, UART2, UART3.

parameter "TSB\_SC\_TypeDef\* *SIOx*" can be one of the following values: SIO0, SIO1, SIO2, SIO3.

### 19.2.3.1 UART Enable

Enable the specified UART channel.

# Prototype:

void

UART\_Enable(TSB\_SC\_TypeDef\* UARTx)

#### **Parameters:**

**UART**x is the specified UART channel.

#### **Description:**

This function will enable the specified UART channel selected by **UARTx**.

#### Return:

None

### 19.2.3.2 UART Disable

Disable the specified UART channel.

#### Prototype:

void

UART\_Disable(TSB\_SC\_TypeDef\* *UARTx*)

#### **Parameters:**

**UART**x is the specified UART channel.

#### **Description:**

This function will disable the specified UART channel selected by **UARTx**.

#### Return:

None

# 19.2.3.3 UART GetBufState

Indicate the state of transmission or reception buffer.

#### Prototype:

WorkState

UART\_GetBufState(TSB\_SC\_TypeDef\* *UARTx*, uint8\_t *Direction*)

#### Parameters:

**UART**x is the specified UART channel.

**Direction** select the direction of transfer, which can be one of:

- > UART\_RX for reception
- ➤ UART\_TX for transmission

#### **Description:**

When *Direction* is **UART\_RX**, the function returns the state of the reception buffer, which can be **DONE**, meaning that the data received has been saved into the buffer, or **BUSY**, meaning that the data reception is in progress. When *Direction* is **UART\_TX**, the function returns state of the reception buffer, which can be **DONE**, meaning that the data to be set in the buffer has been sent, or **BUSY**, the data transmission is in progress.

### Return:

**DONE** means that the buffer can be read or written.

BUSY means that the transfer is ongoing.

### 19.2.3.4 UART\_SWReset

Reset the specified UART channel.

### **Prototype:**

void

UART\_SWReset(TSB\_SC\_TypeDef\* *UARTx*)

#### Parameters:

**UART**x is the specified UART channel.

#### **Description:**

This function will reset the specified UART channel selected by **UARTx**.

#### Return:

None

### 19.2.3.5 **UART\_Init**

Initialize and configure the specified UART channel.

### Prototype:

void

UART\_Init(TSB\_SC\_TypeDef\* *UARTx*, UART\_InitTypeDef\* *InitStruct*)

#### Parameters:

**UART**x is the specified UART channel.

**InitStruct** is the structure containing basic UART configuration including baud rate, data bits per transfer, stop bits, parity, transfer mode and flow control (refer to "Data Structure Description" for details).

### **Description:**

This function will initialize and configure the baud rate, the number of bits per transfer, stop bit, parity, transfer mode and flow control for the specified UART channel selected by *UARTx*.

#### Return:

None

### 19.2.3.6 UART GetRxData

Get data received from the specified UART channel.

### Prototype:

uint32\_t

UART GetRxData(TSB SC TypeDef\* UARTx)

#### Parameters:

**UARTx** is the specified UART channel.

# **Description:**

This function will get the data received from the specified UART channel selected by *UARTx*. It is appropriate to call the function after *UART\_GetBufState(UARTx, UART\_RX)* returns **DONE** or in an ISR of UART (serial channel).

#### Return:

Data which has been received

### 19.2.3.7 UART\_SetTxData

Set data to be sent and start transmitting from the specified UART channel.

### Prototype:

void

UART\_SetTxData(TSB\_SC\_TypeDef\* *UARTx*, uint32 t *Data*)

### Parameters:

**UARTx** is the specified UART channel.

**Data** is a frame to be sent, which can be 7-bit, 8-bit or 9-bit, depending on the initialization.

# **Description:**

This function will set the data to be sent from the specified UART channel selected by *UARTx*. It is appropriate to call the function after *UART\_GetBufState(UARTx, UART\_TX)* returns **DONE** or in an ISR of UART (serial channel).

#### Return:

None

### 19.2.3.8 UART\_DefaultConfig

Initialize the specified UART channel in the default configuration.

### Prototype:

void

UART\_DefaultConfig(TSB\_SC\_TypeDef\* *UARTx*)

#### **Parameters:**

**UART**x is the specified UART channel.

### **Description:**

This function will initialize the selected UART channel in the following configuration:

Baud rate: 115200 bps
Data bits: 8 bits
Stop bits: 1 bit
Parity: None
Flow Control: None

Both transmission and reception are enabled. And baud rate generator is used as source clock.

### Return:

None

### 19.2.3.9 UART\_GetErrState

Get error flag of the transfer from the specified UART channel.

#### **Prototype:**

UART\_Err

UART\_GetErrState(TSB\_SC\_TypeDef\* *UARTx*)

#### Parameters:

**UARTx** is the specified UART channel.

# **Description:**

This function will check whether an error occurs at the last transfer and return the result, which can be **UART\_NO\_ERR**, meaning no error, **UART\_OVERRUN**, meaning overrun, **UART\_PARITY\_ERR**, meaning even or odd parity error, **UART\_FRAMING\_ERR**, meaning framing error, and **UART\_ERRS**, meaning more than one error above.

#### Return:

**UART\_NO\_ERR** means there is no error in the last transfer.

**UART OVERRUN** means that overrun occurs in the last transfer.

**UART PARITY ERR** means either even parity or odd parity fails.

**UART\_FRAMING\_ERR** means there is framing error in the last transfer.

**UART ERRS** means that 2 or more errors occurred in the last transfer.

# 19.2.3.10 UART\_SetWakeUpFunc

Enable or disable wake-up function in 9-bit mode of the specified UART channel.

### Prototype:

void

UART\_SetWakeUpFunc(TSB\_SC\_TypeDef\* *UARTx*, FunctionalState *NewState*)

#### Parameters:

**UART**x is the specified UART channel.

NewState is the new state of wake-up function.

This parameter can be one of the following values:

**ENABLE** or **DISABLE** 

#### **Description:**

This function will enable wake-up function of the specified UART channel selected by *UARTx* when *NewState* is **ENABLE**, and disable the wake-up function when *NewState* is **DISABLE**. Most of all, the wake-up function is only working in 9-bit UART mode.

### Return:

None

# 19.2.3.11 UART\_SetInputClock

Selects input clock for prescaler.

#### **Prototype:**

void

UART\_SetInputClock (TSB\_SC\_TypeDef \* UARTx,

uint32\_t clock)

#### Parameters:

**UARTx** is the specified UART channel.

Clock is Selects input clock for prescaler as PhiT0/2 or PhiT0.

This parameter can be one of the following values:

0:PhiT0/2

1:PhiT0

### **Description:**

This function will select the specified UART channel by **UARTx** and specified the input clock for prescaler by **clock** 

#### Return:

None

### 19.2.3.12 UART\_SetIdleMode

Enable or disable the specified UART channel when system is in idle mode.

#### Prototype:

void

UART\_SetIdleMode(TSB\_SC\_TypeDef\* *UARTx*, FunctionalState *NewState*)

#### Parameters:

**UART***x* is the specified UART channel.

NewState is the new state of the UART channel in system idle mode.

This parameter can be one of the following values:

**ENABLE** or **DISABLE** 

### **Description:**

This function will enable the specified UART channel selected by *UARTx* in system idle mode when *NewState* is **ENABLE**, and disable the channel when *NewState* is **DISABLE**.

#### Return:

None

# 19.2.3.13 UART FIFOConfig

Enable or disable the FIFO of specified UART channel.

### Prototype:

void

UART\_FIFOConfig (TSB\_SC\_TypeDef\* *UARTx*, FunctionalState *NewState*);

#### Parameters:

**UARTX** is the specified UART channel.

**NewState** is the new state of the UART FIFO.

This parameter can be one of the following values:

**ENABLE or DISABLE** 

# **Description:**

This function will enable the specified UART channel selected by *UARTx* in UART FIFO when *NewState* is **ENABLE**, and disable the channel when *NewState* is **DISABLE**.

### Return:

None

# 19.2.3.14 UART\_SetFIFOTransferMode

Transfer mode setting.

### Prototype:

void

UART\_SetFIFOTransferMode(TSB\_SC\_TypeDef\* *UARTx*, uint32\_t *TransferMode*);

#### **Parameters:**

**UART**x is the specified UART channel.

TransferMode Transfer mode.

This parameter can be one of the following values:

UART\_TRANSFER\_PROHIBIT, UART\_TRANSFER\_HALFDPX\_RX, UART\_TRANSFER\_HALFDPX\_TX or UART\_TRANSFER\_FULLDPX.

#### **Description:**

Transfer mode setting.

#### Return:

None

### 19.2.3.15 UART TRxAutoDisable

Controls automatic disabling of transmission and reception.

### Prototype:

void

UART\_TRxAutoDisable (TSB\_SC\_TypeDef\* *UARTx*, UART\_TRxAutoDisable);

#### Parameters:

**UART***x* is the specified UART channel.

TRxAutoDisable Disabling transmission and reception or not

This parameter can be one of the following values:

UART RXTXCNT NONE or UART RXTXCNT AUTODISABLE.

### **Description:**

Controls automatic disabling of transmission and reception.

### Return:

None

# 19.2.3.16 UART\_RxFIFOINTCtrl

Enable or disable receive interrupt for receive FIFO.

### Prototype:

void

UART\_RxFIFOINTCtrl (TSB\_SC\_TypeDef\* *UARTx*, FunctionalState *NewState*);

#### Parameters:

**UART**x is the specified UART channel.

NewState is new state of receive interrupt for receive FIFO.

This parameter can be one of the following values:

**ENABLE or DISABLE** 

# **Description:**

Enable or disable receive interrupt for receive FIFO.

#### Return:

None

### 19.2.3.17 UART\_TxFIFOINTCtrl

Enable or disable transmit interrupt for transmit FIFO.

### Prototype:

void

UART\_TxFIFOINTCtrl (TSB\_SC\_TypeDef\* *UARTx*, FunctionalState *NewState*);

### Parameters:

**UART**x is the specified UART channel.

NewState is new state of transmit interrupt for transmit FIFO.

This parameter can be one of the following values:

**ENABLE or DISABLE** 

### **Description:**

Enable or disable transmit interrupt for transmit FIFO.

#### Return:

None

# 19.2.3.18 UART\_RxFIFOByteSel

Bytes used in receive FIFO.

# Prototype:

void

UART\_RxFIFOByteSel (TSB\_SC\_TypeDef\* *UARTx*, uint32 t *BytesUsed*);

### Parameters:

UARTx is the specified UART channel.
 BytesUsed is bytes used in receive FIFO.
 This parameter can be one of the following values:
 UART\_RXFIFO\_MAX or UART\_RXFIFO\_RXFLEVEL

### **Description:**

Bytes used in receive FIFO.

### Return:

None

# 19.2.3.19 UART RxFIFOFillLevel

Receive FIFO fill level to generate receive interrupts.

### Prototype:

void

UART\_RxFIFOFillLevel (TSB\_SC\_TypeDef\* *UARTx*, uint32\_t *RxFIFOLevel*);

#### Parameters:

**UART***x* is the specified UART channel. **RxFIFOLevel** is receive FIFO fill level.

This parameter can be one of the following values:

# UART\_RXFIFO4B\_FLEVLE\_4\_2B, UART\_RXFIFO4B\_FLEVLE\_1\_1B, UART\_RXFIFO4B\_FLEVLE\_2\_2B or UART\_RXFIFO4B\_FLEVLE\_3\_1B.

### **Description:**

Receive FIFO fill level to generate receive interrupts.

#### Return:

None

### 19.2.3.20 UART RxFIFOINTSel

Select RX interrupt generation condition.

### Prototype:

void

UART\_RxFIFOINTSel (TSB\_SC\_TypeDef\* *UARTx*, uint32 t *RxINTCondition*);

#### Parameters:

**UART**x is the specified UART channel.

**RxINTCondition** is RX interrupt generation condition.

This parameter can be one of the following values:

UART RFIS REACH FLEVEL or UART RFIS REACH EXCEED FLEVEL

### **Description:**

Select RX interrupt generation condition.

#### Return:

None

### 19.2.3.21 UART\_RxFIFOClear

Receive FIFO clear.

### **Prototype:**

void

UART\_RxFIFOClear (TSB\_SC\_TypeDef\* UARTx);

### Parameters:

**UARTx** is the specified UART channel.

### **Description:**

Receive FIFO clear.

### Return:

None

# 19.2.3.22 UART\_TxFIFOFillLevel

Transmit FIFO fill level to generate transmit interrupts.

### **Prototype:**

void

UART\_TxFIFOFillLevel (TSB\_SC\_TypeDef\* UARTx,

### uint32\_t TxFIFOLevel);

#### Parameters:

**UART***x* is the specified UART channel.

TxFIFOLevel is transmit FIFO fill level.

This parameter can be one of the following values:

UART\_TXFIFO4B\_FLEVLE\_0\_0B, UART\_TXFIFO4B\_FLEVLE\_1\_1B, UART\_TXFIFO4B\_FLEVLE\_2\_0B or UART\_TXFIFO4B\_FLEVLE\_3\_1B.

### **Description:**

Transmit FIFO fill level to generate transmit interrupts.

### Return:

None

### 19.2.3.23 UART TxFIFOINTSel

Select TX interrupt generation condition.

### Prototype:

void

UART\_TxFIFOINTSel (TSB\_SC\_TypeDef\* *UARTx*, uint32\_t *TxINTCondition*);

### Parameters:

**UARTx** is the specified UART channel.

**TxINTCondition** is TX interrupt generation condition.

This parameter can be one of the following values:

UART\_TFIS\_REACH\_FLEVEL or UART\_TFIS\_REACH\_NOREACH\_FLEVEL.

### **Description:**

Select TX interrupt generation condition.

#### Return:

None

# 19.2.3.24 UART TxFIFOClear

TransmitFIFO clear.

#### Prototype:

void

UART\_TxFIFOClear (TSB\_SC\_TypeDef\* *UARTx*);

### Parameters:

**UARTx** is the specified UART channel.

### **Description:**

Transmit FIFO clear.

#### Return:

None

### 19.2.3.25 UART\_TxBufferClear

Transmit buffer clear.

### Prototype:

void

UART TxBufferClear (TSB SC TypeDef\* *UARTx*);

#### Parameters:

**UARTx** is the specified UART channel.

### **Description:**

Transmit buffer clear.

#### Return:

None

# 19.2.3.26 UART\_GetRxFIFOFillLevelStatus

Status of receive FIFO fill level.

### Prototype:

uint32\_t

UART\_GetRxFIFOFillLevelStatus (TSB\_SC\_TypeDef\* *UARTx*);

#### **Parameters:**

**UART**x is the specified UART channel.

### **Description:**

Status of receive FIFO fill level.

#### Return:

UART\_TRXFIFO\_EMPTY: TX FIFO fill level is empty. UART\_TRXFIFO\_1B: TX FIFO fill level is 1 byte. UART\_TRXFIFO\_2B: TX FIFO fill level is 2 bytes. UART\_TRXFIFO\_3B: TX FIFO fill level is 3 bytes. UART\_TRXFIFO\_4B: TX FIFO fill level is 4 bytes.

# 19.2.3.27 UART\_GetRxFIFOOverRunStatus

Receive FIFO overrun.

#### **Prototype:**

uint32 t

UART\_ GetRxFIFOOverRunStatus (TSB\_SC\_TypeDef\* *UARTx*);

#### Parameters:

**UART**x is the specified UART channel.

# **Description:**

Receive FIFO overrun.

#### Return

**UART\_RXFIFO\_OVERRUN:** Flags for RX FIFO overrun.

### 19.2.3.28 UART\_GetTxFIFOFillLevelStatus

Status of transmit FIFO fill level.

### Prototype:

uint32\_t

UART GetTxFIFOFillLevelStatus (TSB SC TypeDef\* *UARTx*);

#### Parameters:

**UARTx** is the specified UART channel.

### **Description:**

Status of transmit FIFO fill level.

#### Return:

UART\_TRXFIFO\_EMPTY: TX FIFO fill level is empty. UART\_TRXFIFO\_1B: TX FIFO fill level is 1 byte. UART\_TRXFIFO\_2B: TX FIFO fill level is 2 bytes. UART\_TRXFIFO\_3B: TX FIFO fill level is 3 bytes. UART\_TRXFIFO\_4B: TX FIFO fill level is 4 bytes.

# 19.2.3.29 UART\_GetTxFIFOUnderRunStatus

Transmit FIFO under run

### Prototype:

uint32\_t

UART\_ GetTxFIFOUnderRunStatus (TSB\_SC\_TypeDef\* *UARTx*);

#### **Parameters:**

**UART**x is the specified UART channel.

### **Description:**

Transmit FIFO under run

#### Return:

**UART\_TXFIFO\_UNDERRUN:** Flags for TX FIFO under-run.

# 19.2.3.30 SIO\_SetInputClock

Selects input clock for prescaler.

### Prototype:

void

SIO\_SetInputClock (TSB\_SC\_TypeDef \* SIOx, uint32\_t Clock)

### Parameters:

**SIOx** is the specified SIO channel.

Clock is Selects input clock for prescaler as PhiT0/2 or PhiT0.

This parameter can be one of the following values:

SIO CLOCK TO HALF: PhiT0/2

SIO CLOCK TO: PhiT0

### **Description:**

This function will select the specified SIO channel by **SIOx** and specified the input clock for prescaler by **clock** 

#### Return:

None

# 19.2.3.31 SIO\_Enable

Enable the specified SIO channel.

### Prototype:

void

SIO\_Enable(TSB\_SC\_TypeDef\* *SIOx*)

### Parameters:

**SIOx** is the specified SIO channel.

### **Description:**

This function will enable the specified SIO channel selected by SIOx.

#### Return:

None

# 19.2.3.32 SIO Disable

Disable the specified SIO channel.

# Prototype:

void

SIO\_Disable(TSB\_SC\_TypeDef\* SIOx)

#### Parameters:

SIOx is the specified SIO channel.

### **Description:**

This function will disable the specified SIO channel selected by SIOx.

#### Return:

None

### 19.2.3.33 SIO GetRxData

Get data received from the specified SIO channel.

#### Prototype:

Uint8\_t

SIO\_GetRxData(TSB\_SC\_TypeDef\* *SIOx*)

### Parameters:

SIOx is the specified SIO channel.

### **Description:**

This function will get the data received from the specified SIO channel selected by **SIOx**.

#### Return:

Data which has been received

# 19.2.3.34 SIO\_SetTxData

Set data to be sent and start transmitting from the specified SIO channel.

### Prototype:

void

SIO\_SetTxData(TSB\_SC\_TypeDef\* *SIOx*, Uint8\_t *Data*)

#### Parameters:

**SIOx** is the specified SIO channel.

Data is a frame to be sent.

### **Description:**

This function will set the data to be sent from the specified SIO channel selected by **SIOx**.

#### Return:

None

# 19.2.3.35 SIO Init

Initialize and configure the specified SIO channel.

### Prototype:

void

SIO\_Init(TSB\_SC\_TypeDef\* *SIOx*, uint32\_t *IOCIkSeI*, SIO\_InitTypeDef\* *InitStruct*)

#### Parameters:

**SIOx** is the specified SIO channel.

IOCIkSeI is the selected clock.

This parameter can be one of the following values:

SIO CLK SCLKOUTPUT or SIO CLK SCLKINPUT.

**InitStruct** is the structure containing basic SIO configuration. (refer to "Data Structure Description" for details).

### **Description:**

This function will initialize and configure the specified SIO channel selected by *SIOx*.

#### Return:

None

# 19.2.4 Data Structure Description

# 19.2.4.1 UART\_InitTypeDef

#### **Data Fields:**

uint32 t

**BaudRate** configures the UART communication baud rate ranging from 2400(bps) to 115200(bps) (\*).

### uint32 t

DataBits specifies data bits per transfer, which can be set as:

- ➤ **UART\_DATA\_BITS\_7** for 7-bit mode
- > UART\_DATA\_BITS\_8 for 8-bit mode
- > UART DATA BITS 9 for 9-bit mode

#### uint32 t

**StopBits** specifies the length of stop bit transmission in UART mode, which can be set as:

- UART\_STOP\_BITS\_1 for 1 stop bit
- ➤ **UART\_STOP\_BITS\_2** for 2 stop bits

#### uint32\_t

Parity specifies the parity mode, which can be set as:

- UART\_NO\_PARITY for no parity
- UART\_EVEN\_PARITY for even parity
- UART\_ODD\_PARITY for odd parity

#### uint32 t

**Mode** enables or disables reception, transmission or both, which can be set as one of the followings or both by using a logical OR operation:

- > UART ENABLE TX for enabling transmission
- UART\_ENABLE\_RX for enabling reception

#### uint32 t

**FlowCtrl** specifies whether the hardware flow control mode is enabled or disabled (\*\*). It can be set as:

UART NONE FLOW CTRL for no flow control

### 19.2.4.2 SIO\_InitTypeDef

#### **Data Fields:**

uint32\_t

InputClkEdge Select the input clock edge, which can be set as:

- > SIO\_SCLKS\_TXDF\_RXDR Data in the transfer buffer is sent to TXDx pin one bit at a time on the falling edge of SCLKx, data from RXDx pin is received in the receive buffer one bit at a time on the rising edge of SCLKx.
- > SIO\_SCLKS\_TXDR\_RXDF Data in the transfer buffer is sent to TXDx pin one bit at a time on the rising edge of SCLKx, data from RXDx pin is received in the receive buffer one bit at a time on the falling edge of SCLKx.

#### uint32\_t

**TIDLE** The status of TXDx pin after output of the last bit, which can be set as:

- > SIO\_TIDLE\_LOW Set the status of TXDx pin keep a low level output.
- SIO\_TIDLE\_HIGH Set the status of TXDx pin keep a high level output.
- > SIO TIDLE LAST Set the status of TXDx pin keep a last bit.

uint32\_t

**TXDEMP** The status of TXDx pin when an under run error is occurred in SCLK input mode, which can be set as:

- ➤ SIO\_TXDEMP\_LOW Set the status of TXDx pin is low level output.
- ➤ SIO\_TXDEMP\_HIGH Set the status of TXDx pin is high level output.

#### uint32

**EHOLDTime** The last bit hold time of TXDx pin in SCLK input mode, which can be set as:

- > SIO EHOLD FC 2 Set a last bit hold time is 2/fc.
- > SIO EHOLD FC 4 Set a last bit hold time is 4/fc.
- > SIO\_EHOLD\_FC\_8 Set a last bit hold time is 8/fc.
- > SIO\_EHOLD\_FC\_16 Set a last bit hold time is 16/fc.
- > SIO\_EHOLD\_FC\_32 Set a last bit hold time is 32/fc.
- > SIO\_EHOLD\_FC\_64 Set a last bit hold time is 64/fc.
- > SIO EHOLD FC 128 Set a last bit hold time is 128/fc.

### uint32 t

IntervalTime Setting interval time of continuous transmission, which can be set as:

- > SIO\_SINT\_TIME\_NONE Interval time is None.
- > SIO\_SINT\_TIME\_SCLK\_1 Interval time is 1xSCLK.
- > SIO\_SINT\_TIME\_SCLK\_2 Interval time is 2xSCLK.
- > SIO\_SINT\_TIME\_SCLK\_4 Interval time is 4xSCLK.
- > SIO\_SINT\_TIME\_SCLK\_8 Interval time is 8xSCLK.
- SIO\_SINT\_TIME\_SCLK\_16 Interval time is 16xSCLK.
   SIO\_SINT\_TIME\_SCLK\_32 Interval time is 32xSCLK.
- > SIO SINT TIME SCLK 64 Interval time is 64xSCLK.

#### uint32 t

**TransferMode** Setting transfer mode, which can be set as:

- > SIO\_TRANSFER\_PROHIBIT Transfer prohibit.
- > SIO\_TRANSFER\_HALFDPX\_RX Half duplex(Receive).
- > SIO TRANSFER HALFDPX TX Half duplex(Transmit).
- > SIO\_TRANSFER\_FULLDPX Full duplex.

#### uint32 t

*TransferDir* Setting transfer mode, which can be set as:

- > SIO\_LSB\_FRIST LSB first.
- SIO\_MSB\_FRIST MSB first.

### uint32\_t

**Mode** enables or disables reception, transmission or both, which can be set as one of the followings or both by using a logical OR operation:

- > UART\_ENABLE\_TX for enabling transmission.
- > UART ENABLE RX for enabling reception.

#### uint32\_t

DoubleBuffer Double Buffer mode, which can be set as:

- SIO WBUF DISABLE Double buffer disable.
- > SIO\_WBUF\_ENABLE Double buffer enable.

#### uint32 t

BaudRateClock Select the input clock for baud rate generator, which can be set as:

- > SIO BR CLOCK TS0 Select the input clock to baud rate generator is TS0.
- > SIO BR CLOCK TS2 Select the input clock to baud rate generator is TS2.

- > SIO\_BR\_CLOCK\_TS8 Select the input clock to baud rate generator is TS8.
- > SIO\_BR\_CLOCK\_TS32 Select the input clock to baud rate generator is TS32.

#### uint32 t

**Divider** Division ratio "N", which can be set as:

- > SIO\_BR\_DIVIDER\_16 Division ratio is 16.
- > SIO\_BR\_DIVIDER\_1 Division ratio is 1.
- > SIO\_BR\_DIVIDER\_2 Division ratio is 2.
- SIO\_BR\_DIVIDER\_3 Division ratio is 3.
- > SIO\_BR\_DIVIDER\_4 Division ratio is 4.
- > SIO\_BR\_DIVIDER\_5 Division ratio is 5.
- > SIO\_BR\_DIVIDER\_6 Division ratio is 6.
- ➤ SIO\_BR\_DIVIDER\_7 Division ratio is 7.
- > SIO\_BR\_DIVIDER\_8 Division ratio is 8.
- > SIO\_BR\_DIVIDER\_9 Division ratio is 9.
- > SIO\_BR\_DIVIDER\_10 Division ratio is 10.
- > SIO\_BR\_DIVIDER\_11 Division ratio is 11.
- > SIO\_BR\_DIVIDER\_12 Division ratio is 12.
- SIO\_BR\_DIVIDER\_13 Division ratio is 13.
   SIO\_BR\_DIVIDER\_14 Division ratio is 14.
- > SIO\_BR\_DIVIDER\_15 Division ratio is 15.

# 20. uDMAC

# 20.1 Overview

TMPM46B incorporates 3 units of built-in DMA controller.

The main functions for one unit are shown below:

| Functions              | Features                                                                                                       |                                                                                                 | Descriptions                                                                                                                                      |
|------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Channels               | 32 channels                                                                                                    |                                                                                                 | -                                                                                                                                                 |
| Start trigger          | Start by Hardware                                                                                              |                                                                                                 | DMA requests from peripheral functions                                                                                                            |
|                        | Start by Software                                                                                              |                                                                                                 | Specified by DMAxChnlSwRequest register                                                                                                           |
| Priority               | Between<br>channels                                                                                            | ch0 (high priority) > > ch31 (high priority) > ch0 (Normal priority) > > ch31 (Normal priority) | High-priority can be configured by DMAxChnlPriority-<br>Set register                                                                              |
| Transfer data size     | 8/16/32bit                                                                                                     |                                                                                                 | Can be specified source and destination independently                                                                                             |
| The number of transfer | 1 to 4095 times                                                                                                |                                                                                                 | -                                                                                                                                                 |
| Address                | Transfer source address                                                                                        | Increment / fixed                                                                               | Transfer source address and destination address can be selected to increment or fixed.                                                            |
|                        | transfer<br>destination<br>address                                                                             | Increment / fixed                                                                               |                                                                                                                                                   |
| Endian                 | Little Endian                                                                                                  |                                                                                                 | -                                                                                                                                                 |
| Transfer type          | Peripheral (register) → memory Memory → peripheral (register) Memory → memory                                  |                                                                                                 | If you select memory to memory, hardware start for DMA start up is not supported.  Refer to the DMACxConfiguration register for more information. |
| Interrupt function     | Transfer end interrupt Error interrupt                                                                         |                                                                                                 | Output for each unit                                                                                                                              |
| Transfer mode          | Basic mode Automatic request mode Ping-pong mode Memory scatter / gather mode Peripheral scatter / gather mode |                                                                                                 | -                                                                                                                                                 |

The uDMAC API provides a set of functions for using the TMPM46B uDMAC modules. It includes uDMAC transfer type set, channel set, mask set, primary/alternative data area set, channel priority, initialize data filling and so on.

This driver is contained in TX04\_Periph\_Driver\src\tmpm46b\_udmac.c, with TX04\_Periph\_Driver\inc\tmpm46b\_udmac.h containing the API definitions for use by applications.

\*Note: In this document, DMAC means uDMAC.

# 20.2 API Functions

# 20.2.1 Function List

- ◆ FunctionalState DMAC\_GetDMACState(TSB\_DMA\_TypeDef \* **DMACx**)
- void DMAC\_Enable(TSB\_DMA\_TypeDef \* DMACx)
- ◆ void DMAC\_Disable(TSB\_DMA\_TypeDef \* DMACx)
- void DMAC\_SetPrimaryBaseAddr(TSB\_DMA\_TypeDef \* DMACx, uint32\_t Addr)
- uint32\_t DMAC\_GetBaseAddr(TSB\_DMA\_TypeDef \* DMACx,

DMAC\_PrimaryAlt **PriAlt**)

void DMAC\_SetSWReq(TSB\_DMA\_TypeDef \* DMACx , uint8 t Channel)

void DMACA\_SetTransferType(DMACA\_Channel Channel,

DMAC\_TransferType *Type*)

- ◆ DMAC\_TransferType DMACA\_GetTransferType( DMACA\_Channel *Channel*)
- void DMACB\_SetTransferType(DMACB\_Channel Channel,

DMAC\_TransferType *Type*)

- ◆ DMAC\_TransferType DMACB\_GetTransferType( DMACB\_Channel Channel)
- void DMAC\_SetMask(TSB\_DMA\_TypeDef \* DMACx ,

uint8 t Channel,

FunctionalState *NewState*)

◆ FunctionalState DMAC\_GetMask(TSB\_DMA\_TypeDef \* **DMACx**,

uint8\_t **Channel**)

void DMAC\_SetChannel(TSB\_DMA\_TypeDef \* DMACx ,

uint8 t Channel.

FunctionalState *NewState*)

◆ FunctionalState DMAC\_GetChannelState(TSB\_DMA\_TypeDef \* DMACx ,

uint8\_t **Channel**)

◆ void DMAC\_SetPrimaryAlt(TSB\_DMA\_TypeDef \* **DMACx**,

uint8 t Channel

DMAC\_PrimaryAlt **PriAlt**)

◆ DMAC\_PrimaryAlt DMAC\_GetPrimaryAlt(TSB\_DMA\_TypeDef \* **DMACx**,

uint8\_t **Channel**)

void DMAC\_SetChannelPriority(TSB\_DMA\_TypeDef \* DMACx ,

uint8 t **Channel**,

DMAC Priority **Priority**)

◆ DMAC\_Priority DMAC\_GetChannelPriority(TSB\_DMA\_TypeDef \* **DMACx** ,

uint8\_t **Channel**)

- void DMAC\_ClearBusErr(TSB\_DMA\_TypeDef \* DMACx)
- Result DMAC\_GetBusErrState(TSB\_DMA\_TypeDef \* DMACx)
- void DMAC\_FillInitData(TSB\_DMA\_TypeDef \* DMACx ,

uint8\_t Channel,

DMAC\_InitTypeDef \* InitStruct)

- DMACA Flag DMACA GetINTFlag(void)
- ◆ DMACB\_Flag DMACB\_GetINTFlag(void)
- DMACC\_Flag DMACC\_GetINTFlag(void)

# 20.2.2 Detailed Description

Functions listed above can be divided into six parts:

1) uDMAC configuration by DMACA\_SetTransferType(),

DMACA\_GetTransferType(), DMACB\_SetTransferType(),

DMACB\_GetTransferType(), DMAC\_SetMask(), DMAC\_GetMask(),

DMAC\_SetChannel(), DMAC\_GetChannelState(), DMAC\_SetPrimaryAlt(),

DMAC\_GetPrimaryAlt(), DMAC\_SetChannelPriority(), DMAC\_GetChannelPriority().

- uDMAC enable/disable by DMAC\_GetDMACState(), DMAC\_Enable(), DMAC\_Disable().
- 3) uDMAC software trigger by DMAC\_SetSWReq().
- 4) uDMAC bus error by DMAC\_ClearBusErr(), DMAC\_GetBusErrState().
- 5) uDMAC control data area filled by: DMAC\_FillInitData(),

 ${\tt DMAC\_SetPrimaryBaseAddr(),\,DMAC\_GetBaseAddr().}$ 

6) uDMAC factor flag by DMACA\_GetINTFlag(), DMACB\_GetINTFlag(), DMACC\_GetINTFlag(),

# 20.2.3 Function Documentation

**NOTE:** For the parameter '**DMACx**' and '**Channel**' of all functions, if there isn't special explanation, the sentence '**DMACx**: Select DMAC unit.' and '**Channel**: Select channel''will follow the content below:

DMACx: Select DMAC unit.

This parameter can be one of the following values:

DMAC\_UNIT\_A: DMAC unit A
 DMAC\_UNIT\_B: DMAC unit B
 DMAC\_UNIT\_C: DMAC unit C

#### Channel: Select channel.

The parameter can be one of the following values:

### For DMAC UNIT A:

- DMACA\_SNFC\_PRD11 : DMA UNITA request pin SNFC\_PRD11
- > DMACA SNFC PRD12: DMA UNITA request pin SNFC PRD12
- > DMACA\_SNFC\_PRD21 : DMA UNITA request pin SNFC\_PRD21
- > DMACA\_SMFC\_PRD22 : DMA UNITA request pin SNFC\_PRD22
- > DMACA\_ADC\_COMPLETION : ADC conversion completion
- > DMACA\_UARTO\_RX : UARTO reception
- > DMACA\_UARTO\_TX : UARTO transmission
- > DMACA UART1 RX: UART1 reception
- > DMACA UART1 TX: UART1 transmission
- > DMACA\_SIO0\_UART0\_RX: SIO/UART0 reception
- > DMACA SIO0 UARTO TX: SIO/UARTO transmission
- DMACA\_SIO1\_UART1\_RX: SIO/UART1 reception
- > DMACA\_SIO1\_UART1\_TX: SIO/UART1 transmission
- > DMACA\_SIO2\_UART2\_RX : SIO/UART2 reception
- > DMACA SIO2 UART2 TX : SIO/UART2 transmission
- DMACA SIO3 UART3 RX : SIO/UART3 reception
- ➤ DMACA SIO3 UART3 TX: SIO/UART3 transmission
- > DMACA\_TMRB0\_CMP\_MATCH : TMRB0 compare match
- > DMACA\_TMRB1\_CMP\_MATCH : TMRB1 compare match
- > DMACA\_TMRB2\_CMP\_MATCH : TMRB2 compare match
- > DMACA\_TMRB3\_CMP\_MATCH : TMRB3 compare match
- > DMACA\_TMRB4\_CMP\_MATCH : TMRB4 compare match
- > DMACA\_TMRB5\_CMP\_MATCH : TMRB5 compare match
- > DMACA\_TMRB6\_CMP\_MATCH : TMRB6 compare match
- > DMACA\_TMRB7\_CMP\_MATCH : TMRB7 compare match
- DMACA\_TMRB0\_INPUT\_CAP0 : TMRB0 input capture 0
   DMACA\_TMRB0\_INPUT\_CAP1 : TMRB0 input capture 1
- > DMACA TMRB1 INPUT CAP0: TMRB1 input capture 0
- > DMACA TMRB1 INPUT CAP1: TMRB1 input capture 1
- > DMACA TMRB2 INPUT CAP0 : TMRB2 input capture 0
- > DMACA TMRB2 INPUT CAP1: TMRB2 input capture 1
- > DMACA DMAREQA: DMA UNITA request pin DMAREQA

### For DMAC UNIT B:

- > DMACB SNFC GIE1: DMA UNITB request pin SNFC GIE1
- ➤ DMACB\_SNFC\_GIE2 : DMA UNITB request pin SNFC\_GIE2
- > DMACB\_SNFC\_GIE3: DMA UNITB request pin SNFC\_GIE3
- > DMACB\_SNFC\_GIE4: DMA UNITB request pin SNFC\_GIE4
- > DMACB\_SNFC\_GIE5 : DMA UNITB request pin SNFC\_GIE5
- > DMACB\_SNFC\_GIE6 : DMA UNITB request pin SNFC\_GIE6
- > DMACB SNFC GIE7: DMA UNITB request pin SNFC GIE7
- ➤ **DMACB SNFC GIE8**: DMA UNITB request pin SNFC GIE8
- DMACB\_SNFC\_GID11: DMA UNITB request pin SNFC\_GIE11
- DMACB\_SNFC\_GID12: DMA UNITB request pin SNFC\_GIE12
   DMACB\_SNFC\_GID13: DMA UNITB request pin SNFC\_GIE13
- > DMACB SNFC GID14: DMA UNITB request pin SNFC GIE14

- ➤ DMACB\_SNFC\_GID15: DMA UNITB request pin SNFC\_GIE15 DMACB\_SNFC\_GID16: DMA UNITB request pin SNFC\_GIE16 DMACB SNFC GID17: DMA UNITB request pin SNFC GIE17 DMACB SNFC GID18: DMA UNITB request pin SNFC GIE18 DMACB SNFC GID21: DMA UNITB request pin SNFC GIE21 **DMACB\_SNFC\_GID22**: DMA UNITB request pin SNFC\_GIE22 **DMACB\_SNFC\_GID23**: DMA UNITB request pin SNFC\_GIE23 DMACB\_SNFC\_GID24: DMA UNITB request pin SNFC\_GIE24 **DMACB SNFC GID25:** DMA UNITB request pin SNFC GIE25 DMACB\_SNFC\_GID26: DMA UNITB request pin SNFC\_GIE26 DMACB\_SNFC\_GID27: DMA UNITB request pin SNFC\_GIE27 DMACB\_SNFC\_GID28: DMA UNITB request pin SNFC\_GIE28 DMACB SSP0 RX: SSP0 reception DMACB SSP0 TX: SSP0 transmission DMACB SSP1 RX: SSP1 reception DMACB SSP1 TX: SSP1 transmission DMACB\_SSP2\_RX: SSP2 reception DMACA\_SSP2\_TX: SSP2 transmission DMACB DMAREQB: DMA UNITB request pin DMAREQB For DMAC\_UNIT\_C: DMACC\_SNFC\_RD1 : DMA UNITC request pin SNFC\_RD1 DMACC SNFC RD2: DMA UNITC request pin SNFC RD2 DMACC SNFC RD3: DMA UNITC request pin SNFC RD3 DMACC SNFC RD4: DMA UNITC request pin SNFC RD4 **DMACC\_SNFC\_RD5**: DMA UNITC request pin SNFC\_RD5 **DMACC\_SNFC\_RD6**: DMA UNITC request pin SNFC\_RD6 DMACC\_SNFC\_RD7: DMA UNITC request pin SNFC\_RD7 **DMACC\_SNFC\_RD8**: DMA UNITC request pin SNFC\_RD8 DMACC\_AES\_READ: AES read
- > DMACC\_AES\_WRITE : AES write
- DMACC\_SHA\_WRITE : SHA write
- > DMACC\_DMA\_COMPLETION : DMA transfer completion
- > DMACC\_I2CO\_TX\_RX : I2C0 transmission/reception
- > DMACC I2C1 TX RX: I2C1 transmission/reception
- > DMACC\_I2C2\_TX\_RX: I2C2 transmission/reception
- > DMACC\_MPT0\_CMP0\_MATCH: MPT0 compare match 0
- > DMACC\_MPT0\_CMP1\_MATCH : MPT0 compare match 1
- > DMACC\_MPT1\_CMP0\_MATCH : MPT1 compare match 0
- DMACC\_MPT1\_CMP1\_MATCH : MPT1 compare match 1
- DMACC\_MPT2\_CMP0\_MATCH : MPT2 compare match 0
- DMACC\_MPT2\_CMP1\_MATCH : MPT2 compare match 1
- ➤ DMACC\_MPT3\_CMP0\_MATCH : MPT3 compare match 0
- DMACC\_MPT3\_CMP1\_MATCH : MPT3 compare match 1
- DMACC TMRB3 INPUT CAP0: TMRB3 input capture 0
- DMACC\_TMRB3\_INPUT\_CAP1 : TMRB3 input capture 1
- DMACC\_TMRB4\_INPUT\_CAP0 : TMRB4 input capture 0
- > DMACC\_TMRB4\_INPUT\_CAP1 : TMRB4 input capture 1
- DMACC\_TMRB5\_INPUT\_CAP0 : TMRB5 input capture 0
   DMACC\_TMRB5\_INPUT\_CAP1 : TMRB5 input capture 1
- > DMACC\_TMRB6\_INPUT\_CAP0 : TMRB6 input capture 0
- > DMACC TMRB6 INPUT CAP1 : TMRB6 input capture 1
- DMACC\_DMAREQC : DMA UNITC request pin DMAREQC

### 20.2.3.1 DMAC\_GetDMACState

Get the state of specified DMAC unit.

#### Prototype:

FunctionalState

DMAC\_GetDMACState(TSB\_DMA\_TypeDef \* **DMACx**)

Parameters:

**DMACx:** Select DMAC unit.

### **Description:**

This function will get the state of specified DMAC unit.

#### Return:

DISABLE: The DMAC unit is disableENABLE: The DMAC unit is enable

# 20.2.3.2 DMAC\_Enable

Enable the specified DMAC unit.

### **Prototype:**

void

DMAC\_Enable(TSB\_DMA\_TypeDef \* **DMACx**)

### Parameters:

DMACx: Select DMAC unit.

# **Description:**

This function will enable the specified DMAC unit.

### Return:

None

### 20.2.3.3 DMAC Disable

Disable the specified DMAC unit.

# Prototype:

void

DMAC\_Disable(TSB\_DMA\_TypeDef \* **DMACx**)

#### Parameters:

DMACx: Select DMAC unit.

# **Description:**

This function will disable the specified DMAC unit.

#### Return:

None

### 20.2.3.4 DMAC\_SetPrimaryBaseAddr

Set the base address of the primary data of the specified DMAC unit.

### Prototype:

void

DMAC\_SetPrimaryBaseAddr(TSB\_DMA\_TypeDef \* **DMACx**, uint32 t **Addr**)

Parameters:

DMACx: Select DMAC unit.

*Addr*: The base address of the primary data, bit0 to bit9 must be 0.

### **Description:**

This function will set the base address of the primary data of the specified DMAC unit.

#### Return:

None

### 20.2.3.5 DMAC\_GetBaseAddr

Get the primary/alternative base address of the specified DMAC unit.

### **Prototype:**

uint32 t

DMAC\_GetBaseAddr(TSB\_DMA\_TypeDef \* **DMACx**, DMAC\_PrimaryAlt **PriAlt**)

### Parameters:

DMACx: Select DMAC unit.

PriAlt: Select base address type

This parameter can be one of the following values:

DMAC\_PRIMARY: Get primary base address

> DMAC ALTERNATE: Get alternative base address

### **Description:**

This function will get the primary/alternative base address of the specified DMAC unit.

#### Return:

The base address of primary/alternative data

### 20.2.3.6 DMAC\_SetSWReq

Set software transfer request to the specified channel of the specified DMAC unit.

### Prototype:

void

DMAC\_SetSWReq(TSB\_DMA\_TypeDef \* **DMACx** , uint8\_t **Channel**)

#### Parameters:

DMACx: Select DMAC unit.

Channel: Select channel.

# **Description:**

This function will set software transfer request to the specified channel by **Channel** of the specified DMAC unit.

#### Return:

None

# 20.2.3.7 DMACA\_SetTransferType

Set transfer type to the specified channel of the DMAC UNITA.

### **Prototype:**

void

DMACA SetTransferType(uint8 t *Channel*,

DMAC\_TransferType *Type*)

#### **Parameters:**

Channel: Select UNITA channel.

This parameter can be one of the following values:

### When Type is DMAC\_BURST:

- DMACA\_SNFC\_PRD11 : DMA UNITA request pin SNFC\_PRD11
- DMACA\_SNFC\_PRD12 : DMA UNITA request pin SNFC\_PRD12
- > DMACA\_SNFC\_PRD21 : DMA UNITA request pin SNFC\_PRD21
- ➤ DMACA\_SMFC\_PRD22 : DMA UNITA request pin SNFC\_PRD22
- > DMACA ADC COMPLETION: ADC conversion completion
- > DMACA UARTO RX: UARTO reception
- DMACA\_UARTO\_TX: UARTO transmission
- > DMACA\_UART1\_RX: UART1 reception
- > DMACA\_UART1\_TX: UART1 transmission
- DMACA\_SIO0\_UART0\_RX : SIO/UART0 reception
- > DMACA\_SIO0\_UART0\_TX : SIO/UART0 transmission
- > DMACA SIO1 UART1 RX: SIO/UART1 reception
- > DMACA SIO1 UART1 TX: SIO/UART1 transmission
- DMACA\_SIO2\_UART2\_RX: SIO/UART2 reception
   DMACA\_SIO2\_UART2\_TX: SIO/UART2 transmission
- > DMACA\_SIO3\_UART3\_RX: SIO/UART3 reception
- > DMACA SIO3 UART3 TX: SIO/UART3 transmission
- > DMACA\_TMRB0\_CMP\_MATCH : TMRB0 compare match
- > DMACA\_TMRB1\_CMP\_MATCH : TMRB1 compare match
- > DMACA\_TMRB2\_CMP\_MATCH : TMRB2 compare match
- > DMACA\_TMRB3\_CMP\_MATCH : TMRB3 compare match
- > DMACA\_TMRB4\_CMP\_MATCH : TMRB4 compare match
- > DMACA TMRB5 CMP MATCH: TMRB5 compare match
- > DMACA TMRB6 CMP MATCH: TMRB6 compare match
- > DMACA\_TMRB7\_CMP\_MATCH: TMRB7 compare match
- ➤ DMACA\_TMRB0\_INPUT\_CAP0 : TMRB0 input capture 0
- > DMACA\_TMRB0\_INPUT\_CAP1 : TMRB0 input capture 1
- DMACA\_TMRB1\_INPUT\_CAP0 : TMRB1 input capture 0
- DMACA\_TMRB1\_INPUT\_CAP1 : TMRB1 input capture 1
- DMACA TMRB2 INPUT CAP0 : TMRB2 input capture 0
- DMACA\_TMRB2\_INPUT\_CAP1 : TMRB2 input capture 1
- DMACA\_DMAREQA: DMA UNITA request pin DMAREQA

#### When Type is DMAC SINGLE:

DMACA\_UARTO\_RX: UARTO reception DMACA\_UARTO\_TX: UARTO transmission > DMACA UART1 RX: UART1 reception > DMACA UART1 TX: UART1 transmission

**Type**: Select transfer type.

This parameter can be one of the following values:

DMAC\_BURST: Single transfer is disable, only burst transfer request

can be used

**DMAC\_SINGLE**: Single transfer is enable

### **Description:**

This function will set transfer type to the specified channel of the DMAC UNITA.

#### Return:

None

# 20.2.3.8 DMACA\_GetTransferType

Get transfer type setting for the specified channel of the DMAC UNITA

### **Prototype:**

DMAC TransferType

DMACA\_GetTransferType( uint8\_t Channel)

#### Parameters:

Channel: Select UNITA channel.

The parameter can be one of the following values:

- DMACA\_SNFC\_PRD11: DMA UNITA request pin SNFC\_PRD11
- DMACA\_SNFC\_PRD12: DMA UNITA request pin SNFC\_PRD12
- DMACA\_SNFC\_PRD21 : DMA UNITA request pin SNFC\_PRD21
- > DMACA SMFC PRD22 : DMA UNITA request pin SNFC PRD22
- > DMACA ADC COMPLETION: ADC conversion completion
- > DMACA UARTO RX: UARTO reception
- > DMACA UARTO TX: UARTO transmission
- DMACA UART1 RX: UART1 reception
- DMACA\_UART1\_TX: UART1 transmission
- DMACA\_SIO0\_UART0\_RX: SIO/UART0 reception
- DMACA\_SIO0\_UART0\_TX : SIO/UART0 transmission
- DMACA SIO1 UART1 RX: SIO/UART1 reception
- ➤ DMACA\_SIO1\_UART1\_TX : SIO/UART1 transmission
- DMACA\_SIO2\_UART2\_RX: SIO/UART2 reception
- DMACA\_SIO2\_UART2\_TX: SIO/UART2 transmission
- DMACA\_SIO3\_UART3\_RX: SIO/UART3 reception
- DMACA\_SIO3\_UART3\_TX: SIO/UART3 transmission
- > DMACA TMRB0 CMP MATCH: TMRB0 compare match **DMACA TMRB1 CMP MATCH:** TMRB1 compare match
- DMACA\_TMRB2\_CMP\_MATCH: TMRB2 compare match
- DMACA\_TMRB3\_CMP\_MATCH: TMRB3 compare match
- DMACA\_TMRB4\_CMP\_MATCH: TMRB4 compare match DMACA\_TMRB5\_CMP\_MATCH: TMRB5 compare match
- ➤ DMACA\_TMRB6\_CMP\_MATCH : TMRB6 compare match
- > DMACA TMRB7 CMP MATCH: TMRB7 compare match
- DMACA TMRB0 INPUT CAP0 : TMRB0 input capture 0
- DMACA TMRB0 INPUT CAP1: TMRB0 input capture 1
- DMACA TMRB1 INPUT CAP0: TMRB1 input capture 0

- DMACA\_TMRB1\_INPUT\_CAP1 : TMRB1 input capture 1
- > DMACA\_TMRB2\_INPUT\_CAP0 : TMRB2 input capture 0
- > DMACA\_TMRB2\_INPUT\_CAP1 : TMRB2 input capture 1
- DMACA\_DMAREQA : DMA UNITA request pin DMAREQA

### **Description:**

This function will get transfer type setting for the specified channel of the DMAC UNITA.

#### Return:

The transfer type with DMAC\_TransferType type:

➤ **DMAC\_BURST**: Single transfer is disable, only burst transfer request

can be used

DMAC\_SINGLE : Single transfer is enable

# 20.2.3.9 DMACB\_SetTransferType

Set transfer type to the specified channel of the DMAC UNITB.

### Prototype:

void

DMACB\_SetTransferType(uint8\_t Channel,

DMAC\_TransferType *Type*)

#### **Parameters:**

Channel: Select UNITB channel.

This parameter can be one of the following values:

# When Type is DMAC\_BURST:

- > DMACB\_SNFC\_GIE1: DMA UNITB request pin SNFC\_GIE1
- > DMACB\_SNFC\_GIE2: DMA UNITB request pin SNFC\_GIE2
- ➤ DMACB\_SNFC\_GIE3: DMA UNITB request pin SNFC\_GIE3
- > DMACB SNFC GIE4: DMA UNITB request pin SNFC GIE4
- > DMACB\_SNFC\_GIE5: DMA UNITB request pin SNFC\_GIE5
- > DMACB SNFC GIE6: DMA UNITB request pin SNFC GIE6
- DMACB\_SNFC\_GIE7: DMA UNITB request pin SNFC\_GIE7
- ➤ DMACB\_SNFC\_GIE8 : DMA UNITB request pin SNFC\_GIE8
- DMACB\_SNFC\_GID11: DMA UNITB request pin SNFC\_GIE11
- DMACB\_SNFC\_GID12: DMA UNITB request pin SNFC\_GIE12
- DMACB\_SNFC\_GID13: DMA UNITB request pin SNFC\_GIE13
- > DMACB\_SNFC\_GID14: DMA UNITB request pin SNFC\_GIE14
- DMACB\_SNFC\_GID15 : DMA UNITB request pin SNFC\_GIE15
- > DMACB\_SNFC\_GID16 : DMA UNITB request pin SNFC\_GIE16
- > DMACB\_SNFC\_GID17: DMA UNITB request pin SNFC\_GIE17
- DMACB\_SNFC\_GID18: DMA UNITB request pin SNFC\_GIE18
- DMACB\_SNFC\_GID21: DMA UNITB request pin SNFC\_GIE21
   DMACB SNFC GID22: DMA UNITB request pin SNFC GIE22
- > DMACB\_SNFC\_GID23 : DMA UNITB request pin SNFC\_GIE23
- DMACB\_SNFC\_GID24: DMA UNITB request pin SNFC\_GIE24
- > DMACB\_SNFC\_GID25 : DMA UNITB request pin SNFC\_GIE25
- DMACB\_SNFC\_GID26: DMA UNITB request pin SNFC\_GIE26
- > DMACB\_SNFC\_GID27: DMA UNITB request pin SNFC\_GIE27
- ➤ DMACB SNFC GID28: DMA UNITB request pin SNFC GIE28
- > DMACB\_SSP0\_RX: SSP0 reception
- > DMACB SSP0 TX: SSP0 transmission
- > DMACB SSP1 RX: SSP1 reception

DMACB\_SSP1\_TX: SSP1 transmission
 DMACB\_SSP2\_RX: SSP2 reception
 DMACA SSP2 TX: SSP2 transmission

DMACB\_DMAREQB : DMA UNITB request pin DMAREQB

#### When Type is DMAC SINGLE:

DMACB\_SSP0\_RX: SSP0 reception
 DMACB\_SSP0\_TX: SSP0 transmission
 DMACB\_SSP1\_RX: SSP1 reception
 DMACB\_SSP1\_TX: SSP1 transmission
 DMACB\_SSP2\_RX: SSP2 reception
 DMACA\_SSP2\_TX: SSP2 transmission

#### *Type*: Select transfer type.

This parameter can be one of the following values:

> DMAC BURST: Single transfer is disabled, only burst transfer request

can be used

DMAC\_SINGLE : Single transfer is enabled

#### **Description:**

This function will set transfer type to the specified channel of the DMAC UNITB.

#### Return:

None

### 20.2.3.10 DMACB\_GetTransferType

Get transfer type setting for the specified channel of the DMAC UNITB

#### Prototype:

DMAC\_TransferType

DMACB\_GetTransferType( uint8\_t Channel)

#### Parameters:

Channel: Select UNITB channel.

The parameter can be one of the following values:

- DMACB\_SNFC\_GIE1: DMA UNITB request pin SNFC\_GIE1
   DMACB\_SNFC\_GIE2: DMA UNITB request pin SNFC\_GIE2
- > DMACB\_SNFC\_GIE3 : DMA UNITB request pin SNFC\_GIE3
- DMACB\_SNFC\_GIE4: DMA UNITB request pin SNFC\_GIE4
   DMACB\_SNFC\_GIE5: DMA UNITB request pin SNFC\_GIE5
- DMACB\_SNFC\_GIES: DMA UNITB request pin SNFC\_GIES
   DMACB\_SNFC\_GIE6: DMA UNITB request pin SNFC\_GIE6
- DMACB\_SNFC\_GIE7: DMA UNITB request pin SNFC\_GIE7
- > DMACB\_SNFC\_GIE8 : DMA UNITB request pin SNFC\_GIE8
- DMACB\_SNFC\_GID11: DMA UNITB request pin SNFC\_GID11
   DMACB SNFC GID12: DMA UNITB request pin SNFC GID12
- DMACB\_SNFC\_GID12: DMA UNITB request pin SNFC\_GID12
   DMACB SNFC GID13: DMA UNITB request pin SNFC GID13
- ➤ DMACB\_SNFC\_GID14 : DMA UNITB request pin SNFC\_GID14
- > DMACB\_SNFC\_GID15 : DMA UNITB request pin SNFC\_GID15
- DMACB\_SNFC\_GID16: DMA UNITB request pin SNFC\_GID16
   DMACB\_SNFC\_GID17: DMA UNITB request pin SNFC\_GID17
- DMACB\_SNFC\_GID18: DMA UNITB request pin SNFC\_GID18
- DMACB\_SNFC\_GID21: DMA UNITB request pin SNFC\_GID21
   DMACB SNFC GID22: DMA UNITB request pin SNFC GID22
- > DMACB\_SNFC\_GID22 : DMA UNITB request pin SNFC\_GID23 > DMACB SNFC GID23 : DMA UNITB request pin SNFC GID23
- DMACB\_SNFC\_GID24 : DMA UNITB request pin SNFC\_GID24

DMACB\_SNFC\_GID25: DMA UNITB request pin SNFC\_GID25
 DMACB\_SNFC\_GID26: DMA UNITB request pin SNFC\_GID26
 DMACB\_SNFC\_GID27: DMA UNITB request pin SNFC\_GID27
 DMACB\_SNFC\_GID28: DMA UNITB request pin SNFC\_GID28

DMACB\_SSP0\_RX: SSP0 reception
 DMACB\_SSP0\_TX: SSP0 transmission
 DMACB\_SSP1\_RX: SSP1 reception
 DMACB\_SSP1\_TX: SSP1 transmission
 DMACB\_SSP2\_RX: SSP2 reception
 DMACA\_SSP2\_TX: SSP2 transmission

DMACB\_DMAREQB: DMA UNITB request pin DMAREQB

### **Description:**

This function will get transfer type setting for the specified channel of the DMAC UNITB.

#### Return:

The transfer type with DMAC\_TransferType type:

> DMAC\_BURST: Single transfer is disable, only burst transfer request

can be used

➤ DMAC\_SINGLE : Single transfer is enable

### 20.2.3.11 DMAC\_SetMask

Set mask for the specified channel of the specified DMAC unit.

#### Prototype:

void

DMAC\_SetMask(TSB\_DMA\_TypeDef \* **DMACx** , uint8\_t **Channel** , FunctionalState **NewState**)

#### Parameters:

**DMACx:** Select DMAC unit. **Channel**: Select channel.

NewState: Clear or set the mask to enable or disable the DMA channel.

This parameter can be one of the following values:

ENABLE: The DMA channel mask is cleared, DMA request is enable(valid)

> **DISABLE:** The DMA channel is masked, DMA request is disable(invalid)

### **Description:**

This function will set mask for the specified channel of the specified DMAC unit.

#### Return:

None

### 20.2.3.12 DMAC\_GetMask

Get mask setting for the specified channel of the specified DMAC unit.

### Prototype:

**FunctionalState** 

DMAC\_GetMask(TSB\_DMA\_TypeDef \* **DMACx** , uint8 t **Channel**)

Parameters:

**DMACx:** Select DMAC unit. **Channel**: Select channel.

#### **Description:**

This function will get mask setting for the specified channel of the specified DMAC unit.

#### Return:

The inverted mask setting:

➤ **ENABLE**: The DMA channel mask is cleared, DMA request is

enable(valid)

DISABLE: The DMA channel is masked, DMA request is disable(invalid)

### 20.2.3.13 DMAC SetChannel

Enable or disable the specified channel of the specified DMAC unit.

### Prototype:

void

DMAC\_SetChannel(TSB\_DMA\_TypeDef \* **DMACx**, uint8\_t **Channel**, FunctionalState **NewState**)

### Parameters:

**DMACx:** Select DMAC unit. **Channel**: Select channel.

NewState: Enable or disable the DMA channel.
This parameter can be one of the following values:
ENABLE: The DMA channel will be enabled
DISABLE: The DMA channel will be disabled

### **Description:**

This function will enable or disable the specified channel of the specified DMAC unit. by **NewState**.

#### Return:

None

### 20.2.3.14 DMAC GetChannelState

Get the enable/disable setting for specified channel of the specified DMAC unit.

#### Prototype:

**FunctionalState** 

DMAC\_GetChannelState(TSB\_DMA\_TypeDef \* **DMACx** , uint8\_t **Channel**)

#### Parameters:

**DMACx:** Select DMAC unit. **Channel**: Select channel.

### **Description:**

This function will get the enable/disable setting for specified channel of the specified DMAC unit.

#### Return:

The enable/disable setting for channel:

ENABLE: The DMA channel is enableDISABLE: The DMA channel is disable

### 20.2.3.15 DMAC\_SetPrimaryAlt

Set to use primary data or alternative data for specified channel of the specified DMAC unit.

### Prototype:

void

DMAC\_SetPrimaryAlt(TSB\_DMA\_TypeDef \* **DMACx** , uint8\_t **Channel** , DMAC\_PrimaryAlt **PriAlt**)

#### Parameters:

**DMACx:** Select DMAC unit. **Channel**: Select channel.

**PriAlt**: Select primary data or alternative data for channel specified by 'ChannelA' above.

This parameter can be one of the following values:

> DMAC\_PRIMARY: Channel will use primary data

DMAC ALTERNATE: Channel will use alternative data

### **Description:**

This function will set to use primary data or alternative data for specified channel of the specified DMAC unit.

#### Return:

None

### 20.2.3.16 DMAC\_GetPrimaryAlt

Get the setting of the using of primary data or alternative data for specified channel of the specified DMAC unit.

### Prototype:

DMAC\_PrimaryAlt

DMAC\_GetPrimaryAlt(TSB\_DMA\_TypeDef \* **DMACx** ,

uint8\_t **Channel**)

#### Parameters:

**DMACx:** Select DMAC unit. **Channel**: Select channel.

### **Description:**

This function will get the setting of the using of primary data or alternative data for specified channel of the specified DMAC unit.

#### Return:

The setting of the using of primary data or alternative data:

- > DMAC\_PRIMARY: Channel is using primary data
- DMAC\_ALTERNATE: Channel is using alternative data

### 20.2.3.17 DMAC\_SetChannelPriority

Set the priority for specified channel of the specified DMAC unit.

### Prototype:

void

DMAC\_SetChannelPriority(TSB\_DMA\_TypeDef \* **DMACx** , uint8\_t **Channel** , DMAC Priority **Priority**)

#### Parameters:

DMACx: Select DMAC unit.

Channel: Select channel.

#### Priority: Select Priority.

This parameter can be one of the following values:

- DMAC\_PRIOTIRY\_NORMAL: Normal priority.
- > **DMAC\_PRIOTIRY\_HIGH:** High priority.

#### **Description:**

This function will set the priority for specified channel of the specified DMAC unit.

#### Return:

None

### 20.2.3.18 DMAC GetChannelPriority

Get the priority setting for specified channel of the specified DMAC unit.

#### Prototype:

DMAC\_Priority

DMAC\_GetChannelPriority(TSB\_DMA\_TypeDef \* **DMACx** , uint8 t **Channel** )

### Parameters:

**DMACx:** Select DMAC unit. **Channel**: Select channel.

#### **Description:**

This function will get the priority setting for specified channel of the specified DMAC unit

#### Return:

The priority setting of channel:

- > DMAC\_PRIOTIRY\_NORMAL: Normal priority.
- DMAC\_PRIOTIRY\_HIGH: High priority.

### 20.2.3.19 DMAC\_ClearBusErr

Clear the bus error of the specified DMAC unit.

#### Prototype:

void

DMAC\_ClearBusErr(TSB\_DMA\_TypeDef \* **DMACx**)

Parameters:

DMACx: Select DMAC unit.

### **Description:**

This function will clear the bus error of the specified DMAC unit.

#### Return:

None

### 20.2.3.20 DMAC\_GetBusErrState

Get the bus error state of the specified DMAC unit.

### Prototype:

Result

DMAC\_GetBusErrState(TSB\_DMA\_TypeDef \* **DMACx**)

#### **Parameters:**

DMACx: Select DMAC unit.

### **Description:**

This function will get the bus error state of the specified DMAC unit.

#### Return:

The bus error state:

SUCCESS: No bus error.ERROR: There is error in bus.

### 20.2.3.21 DMAC FillInitData

Fill the DMA setting data of specified channel of the DMAC UNITA to RAM.

#### Prototype:

void

DMAC\_FillInitData(TSB\_DMA\_TypeDef \* **DMACx** , uint8\_t **Channel** , DMAC\_InitTypeDef \* **InitStruct**)

#### Parameters:

**DMACx:** Select DMAC unit. **Channel**: Select channel.

*InitStruct*: The structure contains the DMA setting values.

#### **Description:**

This function will fill the DMA setting data of specified channel of the DMAC UNITA to RAM.

#### Return:

None

### 20.2.3.22 DMACA\_GetINTFlag

Get the DMA factor flag of the DMAC UNITA

### Prototype:

DMACA\_Flag

DMACA\_GetINTFlag(void)

#### **Parameters:**

None

#### **Description:**

This function will get the DMA factor flag of the DMAC UNITA

#### Return:

A union with DMA factor flag of DMAC UNITA(refer to Data Structure Description of DMACA\_Flag for details)

## 20.2.3.23 DMACB\_GetINTFlag

Get the DMA factor flag of the DMAC UNITB

### Prototype:

DMACB\_Flag

DMACB\_GetINTFlag(void)

#### Parameters:

None

### **Description:**

This function will get the DMA factor flag of the DMAC UNITB

### Return:

A union with DMA factor flag of DMAC UNITB(refer to Data Structure Description of DMACB\_Flag for details)

### 20.2.3.24 DMACC\_GetINTFlag

Get the DMA factor flag of the DMAC UNITC

#### Prototype:

DMACC\_Flag

DMACC\_GetINTFlag(void)

### Parameters:

None

### **Description:**

This function will get the DMA factor flag of the DMAC UNITC

#### Return:

A union with DMA factor flag of DMAC UNITC(refer to Data Structure Description of DMACC\_Flag for details)

### 20.2.4 Data Structure Description

### 20.2.4.1 DMAC\_InitTypeDef

#### Data fields:

uint32 t

SrcEndPointer: The final address of data source.

uint32 t

DstEndPointer: The final address of data destination.

DMAC CycleCtrl

Mode: Set operation mode.

which can be:

- > DMAC INVALID: Invalid, DMA will stop the operation
- > DMAC\_BASIC: Basic mode
- > **DMAC\_AUTOMATIC:** Automatic request mode
- > DMAC\_PINGPONG: Ping-pong mode
- DMAC\_MEM\_SCATTER\_GATHER\_PRI: Memory scatter/gather mode (primary data)
- DMAC\_MEM\_SCATTER\_GATHER\_ALT: Memory scatter/gather mode (alternative data)
- DMAC\_PERI\_SCATTER\_GATHER\_PRI: Peripheral memory scatter/ gather mode (primary data)
- DMAC\_PERI\_SCATTER\_GATHER\_ALT: Peripheral memory scatter/ gather mode (alternative data)

#### DMAC\_Next\_UseBurst

**NextUseBurst:** Specifies whether to set "1" to the register DMAxChnlUseburstSet<chnl\_useburst\_set> bit to use burst transfer at the end of the DMA transfer using alternative data in the peripheral scatter/gather mode.

#### which can be:

- DMAC\_NEXT\_NOT\_USE\_BURST: Do not change the value of <chnl useburst set>.
- DMAC\_NEXT\_USE\_BURST: Sets <chnl\_useburst\_set> to "1"

#### uint32 t

TxNum: Set the actual number of transfers. Maximum is 1024.

#### **DMAC** Arbitration

**ArbitrationMoment:** Specifies the arbitration moment(R\_Power). It can be one of the following values:

DMAC\_AFTER\_1\_TX: After 1 transfer
 DMAC\_AFTER\_2\_TX: After 2 transfers
 DMAC\_AFTER\_4\_TX: After 4 transfers
 DMAC\_AFTER\_8\_TX: After 8 transfers
 DMAC\_AFTER\_16\_TX: After 16 transfers

> DMAC AFTER 32 TX: After 32 transfers

> DMAC AFTER 64 TX: After 64 transfers

> DMAC\_AFTER\_128\_TX: After 128 transfers

DMAC\_AFTER\_256\_TX: After 256 transfers
 DMAC\_AFTER\_512\_TX: After 512 transfers
 DMAC NEVER: No arbitration

After the specified numbers of transfers, an existence of a transfer request is checked. If there is a high-priority request, the control is switched to high-priority channel.

DMAC BitWidth

SrcWidth: Set source bit width,

which can be:

DMAC\_BYTE: Data size of transfer is 1 byte.
 DMAC\_HALF\_WORD: Data size of transfer is 2 bytes.
 DMAC\_WORD: Data size of transfer is 4 bytes

DMAC IncWidth

**SrcInc:** Set increment of the source address,

which can be:

DMAC\_INC\_1B: Address increment 1 byte.
 DMAC\_INC\_2B: Address increment 2 bytes.
 DMAC\_INC\_4B: Address increment 4 bytes.
 DMAC\_INC\_0B: Address does not increase

DMAC BitWidth

DstWidth: Set destination bit width,

which can be:

DMAC\_BYTE: Data size of transfer is 1 byte
 DMAC\_HALF\_WORD: Data size of transfer is 2 bytes
 DMAC\_WORD: Data size of transfer is 4 bytes

DMAC\_IncWidth

DstInc: Set increment of the destination address,

which can be:

DMAC\_INC\_1B: Address increment 1 byte
 DMAC\_INC\_2B: Address increment 2 bytes
 DMAC\_INC\_4B: Address increment 4 bytes
 DMAC\_INC\_0B: Address does not increase

### 20.2.4.2 DMACA\_Flag

Data Fields for this union:

uint32\_t

**All** The flag of DMA UINTA interrupt.

Bit Fields:

uint32 t

**SNFC\_PRD11** (Bit 0) The flag of SNFC\_PRD11 occurs an

interrupt

'1' means occurs an interrupt

uint32\_t

**SNFC\_PRD12** (Bit 1) The flag of SNFC\_PRD12 occurs an

interrupt

'1' means occurs an interrupt

uint32\_t

**SNFC\_PRD21** (Bit 2) The flag of SNFC\_PRD21 occurs an interrupt '1' means occurs an interrupt uint32 t **SNFC\_PRD22** (Bit 3) The flag of SNFC PRD22 occurs an interrupt '1' means occurs an interrupt uint32 t **ADCCompletion** (Bit 4) The flag of ADC completion occurs an interrupt. '1' means occurs an interrupt uint32 t **UARTOReception** (Bit 5) The flag of UART0 reception occurs an interrupt '1' means occurs an interrupt uint32 t **UARTOTransmission** (Bit 6) The flag of UART0 transmission occurs an interrupt '1' means occurs an interrupt uint32 t **UART1Reception** (Bit 7) The flag of UART1 reception occurs an interrupt '1' means occurs an interrupt uint32 t **UART1Transmission** (Bit 8) The flag of UART1 transmission occurs an interrupt '1' means occurs an interrupt uint32\_t SIO\_UARTOReception (Bit 9)The flag of SIO/UART0 reception occurs an interrupt. '1' means occurs an interrupt uint32 t SIO\_UART0Transmission (Bit 10)The flag of SIO/UART0 transmission occurs an interrupt. '1' means occurs an interrupt uint32 t SIO UART1Reception (Bit 11)The flag of SIO/UART1 reception occurs an interrupt. '1' means occurs an interrupt uint32 t SIO\_UART1Transmission (Bit 12)The flag of SIO/UART1 transmission occurs an interrupt. '1' means occurs an interrupt uint32 t The flag of SIO/UART2 reception **SIO UART2Reception** (Bit 13) occurs an interrupt. '1' means occurs an interrupt uint32 t SIO\_UART2Transmission (Bit 14)The flag of SIO/UART2 transmission occurs an interrupt. '1' means occurs an interrupt uint32 t SIO\_UART3Reception (Bit 15)The flag of SIO/UART3 reception occurs

uint32\_t

an interrupt.

'1' means occurs an interrupt

SIO\_UART3Transmission (Bit 16)The flag of SIO/UART3 transmission occurs an interrupt. '1' means occurs an interrupt uint32 t TMRB0CompareMatch (Bit 17) The flag of TMRB0 compare match occurs an interrupt '1' means occurs an interrupt uint32 t TMRB1CompareMatch (Bit 18) The flag of TMRB1 compare match occurs an interrupt '1' means occurs an interrupt uint32 t TMRB2CompareMatch (Bit 19) The flag of TMRB2 compare match occurs an interrupt '1' means occurs an interrupt uint32 t **TMRB3CompareMatch** (Bit 20) The flag of TMRB3 compare match occurs an interrupt '1' means occurs an interrupt uint32 t TMRB4CompareMatch (Bit 21) The flag of TMRB4 compare match occurs an interrupt '1' means occurs an interrupt uint32 t **TMRB5CompareMatch** (Bit 22) The flag of TMRB5 compare match occurs an interrupt '1' means occurs an interrupt uint32 t **TMRB6CompareMatch** (Bit 23) The flag of TMRB6 compare match occurs an interrupt '1' means occurs an interrupt uint32 t TMRB7CompareMatch (Bit 24) The flag of TMRB7 compare match occurs an interrupt '1' means occurs an interrupt uint32 t TMRB0InputCapture0 (Bit 25) The flag of TMRB0 input capture 0 occurs an interrupt '1' means occurs an interrupt uint32 t TMRB0InputCapture1 (Bit 26) The flag of TMRB0 input capture 1 occurs an interrupt '1' means occurs an interrupt uint32 t TMRB1InputCapture0 (Bit 27) The flag of TMRB1 input capture 0 occurs an interrupt '1' means occurs an interrupt uint32 t TMRB1InputCapture1 (Bit 28) The flag of TMRB1 input capture 1 occurs an interrupt '1' means occurs an interrupt uint32 t TMRB2InputCapture0 (Bit 29) The flag of TMRB2 input capture 0 occurs an interrupt '1' means occurs an interrupt uint32 t

TMRB2InputCapture1 (Bit 30) The flag of TMRB2 input capture 1

occurs an interrupt

'1' means occurs an interrupt

uint32\_t

**DMAREQA** (Bit 31) The flag of pin DMAREQA occurs an

interrupt

'1' means occurs an interrupt

### 20.2.4.3 DMACB\_Flag

Data Fields for this union:

uint32 t

**All** The flag of DMA UINTB interrupt.

Bit Fields:

uint32\_t

**SNFC\_GIE1** (Bit 0) The flag of SNFC\_GIE1 occurs an

interrupt

'1' means occurs an interrupt

uint32\_t

**SNFC\_GIE2** (Bit 1) The flag of SNFC\_GIE2 occurs an

interrupt

'1' means occurs an interrupt

uint32\_t

**SNFC\_GIE3** (Bit 2) The flag of SNFC\_GIE3 occurs an

interrupt

'1' means occurs an interrupt

uint32\_t

**SNFC\_GIE4** (Bit 3) The flag of SNFC\_GIE4 occurs an

interrupt

'1' means occurs an interrupt

uint32 t

**SNFC\_GIE5** (Bit 4) The flag of SNFC\_GIE5 occurs an

interrupt

'1' means occurs an interrupt

uint32 t

**SNFC\_GIE6** (Bit 5) The flag of SNFC\_GIE6 occurs an

interrupt

'1' means occurs an interrupt

uint32 t

**SNFC\_GIE7** (Bit 6) The flag of SNFC\_GIE7 occurs an

interrupt

'1' means occurs an interrupt

uint32 t

**SNFC\_GIE8** (Bit 7) The flag of SNFC\_GIE8 occurs an

interrupt

'1' means occurs an interrupt

uint32\_t

**SNFC\_GID11** (Bit 8) The flag of SNFC\_GIE11 occurs an

interrupt

'1' means occurs an interrupt

uint32 t

**SNFC\_GID12** (Bit 9) The flag of SNFC\_GIE12 occurs an

interrupt

'1' means occurs an interrupt

| wint22 t                               |                                                                          |
|----------------------------------------|--------------------------------------------------------------------------|
| uint32_t SNFC_GID13 (Bit 10)           | The flag of SNFC_GIE13 occurs an interrupt '1' means occurs an interrupt |
| uint32_t SNFC_GID14 (Bit 11)           | The flag of SNFC_GIE14 occurs an interrupt '1' means occurs an interrupt |
| uint32_t<br><b>SNFC_GID15</b> (Bit 12) | The flag of SNFC_GIE15 occurs an interrupt '1' means occurs an interrupt |
| uint32_t<br><b>SNFC_GID16</b> (Bit 13) | The flag of SNFC_GIE16 occurs an interrupt '1' means occurs an interrupt |
| uint32_t<br><b>SNFC_GID17</b> (Bit 14) | The flag of SNFC_GIE17 occurs an interrupt '1' means occurs an interrupt |
| uint32_t<br><b>SNFC_GID18</b> (Bit 15) | The flag of SNFC_GIE18 occurs an interrupt '1' means occurs an interrupt |
| uint32_t<br><b>SNFC_GID21</b> (Bit 16) | The flag of SNFC_GIE21 occurs an interrupt '1' means occurs an interrupt |
| uint32_t<br><b>SNFC_GID22</b> (Bit 17) | The flag of SNFC_GIE22 occurs an interrupt '1' means occurs an interrupt |
| uint32_t<br><b>SNFC_GID23</b> (Bit 18) | The flag of SNFC_GIE23 occurs an interrupt '1' means occurs an interrupt |
| uint32_t<br><b>SNFC_GID24</b> (Bit 19) | The flag of SNFC_GIE24 occurs an interrupt '1' means occurs an interrupt |
| uint32_t<br><b>SNFC_GID25</b> (Bit 20) | The flag of SNFC_GIE25 occurs an interrupt '1' means occurs an interrupt |
| uint32_t<br><b>SNFC_GID26</b> (Bit 21) | The flag of SNFC_GIE26 occurs an interrupt '1' means occurs an interrupt |
| uint32_t<br><b>SNFC_GID27</b> (Bit 22) | The flag of SNFC_GIE27 occurs an interrupt '1' means occurs an interrupt |
| uint32_t<br><b>SNFC_GID28</b> (Bit 23) | The flag of SNFC_GIE28 occurs an interrupt '1' means occurs an interrupt |

uint32\_t

**ADCCompletion** (Bit 24) The flag of ADC completion occurs an

interrupt.

'1' means occurs an interrupt

uint32\_t

**SSP0Reception** (Bit 25) The flag of SSP0 reception occurs an

interrupt

'1' means occurs an interrupt

uint32\_t

**SSP0Transmission** (Bit 26) The flag of SSP0 transmission occurs an

interrupt

'1' means occurs an interrupt

uint32\_t

**SSP1Reception** (Bit 27) The flag of SSP1 reception occurs an

interrupt

'1' means occurs an interrupt

uint32 t

**SSP1Transmission** (Bit 28) The flag of SSP1 transmission occurs an

interrupt

'1' means occurs an interrupt

uint32\_t

**SSP2Reception** (Bit 29) The flag of SSP2 reception occurs an

interrupt

'1' means occurs an interrupt

uint32 t

**SSP2Transmission** (Bit 30) The flag of SSP2 transmission occurs an

interrupt

'1' means occurs an interrupt

uint32\_t

**DMAREQB** (Bit 31) The flag of pin DMAREQB occurs an

interrupt

'1' means occurs an interrupt

### 20.2.4.4 DMACC\_Flag

#### Data Fields for this union:

uint32 t

**All** The flag of DMA UINTC interrupt.

#### **Bit Fields:**

uint32 t

**SNFC\_RD1** (Bit 0) The flag of SNFC\_RD1 occurs an

interrupt

'1' means occurs an interrupt

uint32\_t

**SNFC\_RD2** (Bit 1) The flag of SNFC\_RD2 occurs an

interrupt

'1' means occurs an interrupt

uint32 t

**SNFC\_RD3** (Bit 2) The flag of SNFC\_RD3 occurs an

interrupt

'1' means occurs an interrupt

uint32\_t

**SNFC\_RD4** (Bit 3) The flag of SNFC\_RD4 occurs an

interrupt

'1' means occurs an interrupt

uint32\_t

SNFC\_RD5 (Bit 4) The flag of SNFC\_RD5 occurs an interrupt '1' means occurs an interrupt uint32 t **SNFC RD6** (Bit 5) The flag of SNFC RD6 occurs an '1' means occurs an interrupt uint32 t **SNFC\_RD7** (Bit 6) The flag of SNFC\_RD7 occurs an interrupt '1' means occurs an interrupt uint32\_t **SNFC RD8** (Bit 7) The flag of SNFC RD8 occurs an interrupt '1' means occurs an interrupt uint32 t AES\_Read (Bit 8) The flag of SNFC\_RD1 occurs an interrupt '1' means occurs an interrupt uint32\_t AES\_Write (Bit 9) AES write completion '1' means occurs an interrupt uint32 t SHA Write (Bit 10) SHA write completion '1' means occurs an interrupt uint32 t DMA\_SHA\_Completion (Bit 11) DMA ch10(SHA write) completion '1' means occurs an interrupt uint32 t **I2C0RxorTx** (Bit 12) The flag of I2C0 reception/transmission occurs an interrupt '1' means occurs an interrupt uint32 t The flag of I2C1 reception/transmission **I2C1RxorTx** (Bit 13) occurs an interrupt '1' means occurs an interrupt uint32 t The flag of I2C2 reception/transmission *I2C2RxorTx* (Bit 14) occurs an interrupt '1' means occurs an interrupt uint32\_t MPT0CompareMatch0 (Bit 15) The flag of MPT0 compare match0 occurs an interrupt '1' means occurs an interrupt uint32 t MPT0CompareMatch1 (Bit 16) The flag of MPT0 compare match1 occurs an interrupt '1' means occurs an interrupt uint32 t MPT1CompareMatch0 (Bit 17) The flag of MPT1 compare match0 occurs an interrupt '1' means occurs an interrupt uint32 t MPT1CompareMatch1 (Bit 18) The flag of MPT1 compare match1 occurs an interrupt '1' means occurs an interrupt

uint32 t MPT2CompareMatch0 (Bit 19) The flag of MPT2 compare match0 occurs an interrupt '1' means occurs an interrupt uint32 t MPT2CompareMatch1 (Bit 20) The flag of MPT2 compare match1 occurs an interrupt '1' means occurs an interrupt uint32 t MPT3CompareMatch0 (Bit 21) The flag of MPT3 compare match0 occurs an interrupt '1' means occurs an interrupt uint32 t MPT3CompareMatch1 (Bit 22) The flag of MPT3 compare match1 occurs an interrupt '1' means occurs an interrupt uint32 t TMRB3InputCapture0 (Bit 23) The flag of TMRB3 input capture 0 occurs an interrupt '1' means occurs an interrupt uint32 t TMRB3InputCapture1 (Bit 24) The flag of TMRB3 input capture 1 occurs an interrupt '1' means occurs an interrupt uint32 t TMRB4InputCapture0 (Bit 25) The flag of TMRB4 input capture 0 occurs an interrupt '1' means occurs an interrupt uint32 t TMRB4InputCapture1 (Bit 26) The flag of TMRB4 input capture 1 occurs an interrupt '1' means occurs an interrupt uint32 t TMRB5InputCapture0 (Bit 27) The flag of TMRB5 input capture 0 occurs an interrupt '1' means occurs an interrupt uint32 t TMRB5InputCapture1 (Bit 28) The flag of TMRB5 input capture 1 occurs an interrupt '1' means occurs an interrupt uint32 t TMRB6InputCapture0 (Bit 29) The flag of TMRB6 input capture 0 occurs an interrupt '1' means occurs an interrupt uint32 t TMRB6InputCapture1 (Bit 30) The flag of TMRB6 input capture 1 occurs an interrupt '1' means occurs an interrupt uint32 t DMAREQC (Bit 31) The flag of pin DMAREQC occurs an interrupt '1' means occurs an interrupt

### 21. WDT

### 21.1 Overview

The watchdog timer (WDT) is for detecting malfunctions (runaways) of the CPU caused by noises or other disturbances and remedying them to return the CPU to normal operation.

The WDT drivers API provide a set of functions to configure WDT, including such parameters as detection time, output if counter overflows, the state of WDT when enter IDLE mode and so on.

This driver is contained in \Libraries\TX04\_Periph\_Driver\src\tmpm46b\_wdt.c, with \Libraries\TX04\_Periph\_Driver\inc\tmpm46b\_wdt.h containing the API definitions for use by applications.

## 21.2 API Functions

### 21.2.1 Function List

- void WDT SetDetectTime(uint32 t DetectTime)
- Result WDT SetIdleMode(FunctionalState NewState)
- Result WDT\_SetOverflowOutput(uint32\_t OverflowOutput)
- Result WDT\_Init(WDT\_InitTypeDef \* InitStruct)
- Result WDT\_Enable(void)
- Result WDT\_Disable(void)
- Result WDT\_WriteClearCode(void)
- FunctionalState WDT\_GetWritingFlg(void)

## 21.2.2 Detailed Description

Functions listed above can be divided into three parts:

- The Watchdog Timer basic function are handled by the WDT\_SetDetectTime(),WDT\_SetOverflowOutput(), WDT\_Init(), WDT\_Enable(), WDT\_Disable(), and WDT\_WriteClearCode() functions.
- 2) Run or stop the WDT counter when enter IDLE mode is handled by the WDT\_SetIdleMode().
- 3) The flag that enable or disable writing to WDMOD or WDCR is handled by the WDT\_GetWritingFlg().

### 21.2.3 Function Documentation

### 21.2.3.1 WDT SetDetectTime

Set detection time for WDT.

#### Prototype:

Result

WDT SetDetectTime(uint32 t DetectTime)

#### Parameters:

DetectTime: Set the detection time

This parameter can be one of the following values:

- ➤ WDT\_DETECT\_TIME\_EXP\_15: DetectTime is 2^15/flHOSC
- ➤ WDT\_DETECT\_TIME\_EXP\_17: DetectTime is 2^17/fIHOSC
- ➤ WDT DETECT TIME EXP 19: DetectTime is 2^19/flHOSC
- ➤ WDT\_DETECT\_TIME\_EXP\_21: DetectTime is 2^21/fIHOSC

- ➤ WDT\_DETECT\_TIME\_EXP\_23: DetectTime is 2^23/fIHOSC
- ➤ WDT\_DETECT\_TIME\_EXP\_25: DetectTime is 2^25/fIHOSC

### **Description:**

This function will set detection time for WDT.

#### Return:

SUCCESS means set successful.

**ERROR** means set failed and do nothing.

### 21.2.3.2 WDT SetIdleMode

Run or stop the WDT counter when the system enters IDLE mode.

#### Prototype:

Result

WDT SetIdleMode(FunctionalState NewState)

#### **Parameters:**

NewState: Run or stop WDT counter.

This parameter can be one of the following values:

- **ENABLE**: Run the WDT counter.
- > **DISABLE**. Stop the WDT counter.

#### **Description:**

This function will run the WDT counter when the system enters IDLE mode when **NewState** is **ENABLE**, and stop the WDT counter when the system enters IDLE mode when **NewState** is **DISABLE**.

#### \*Note:

If CPU needs to enter the IDLE mode, this function must be called with appropriate parameter.

#### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

### 21.2.3.3 WDT\_SetOverflowOutput

Set WDT to generate NMI interrupt or reset when the counter overflows.

#### Prototype:

Result

WDT SetOverflowOutput(uint32 t OverflowOutput)

#### Parameters:

OverflowOutput. Select function of WDT when counter overflow.

This parameter can be one of the following values:

- ➤ WDT\_NMIINT: Set WDT to generate NMI interrupt when counter overflows.
- > WDT WDOUT: Set WDT to generate reset when counter overflows.

### **Description:**

This function will set WDT to generate NMI interrupt if the counter overflows when *OverflowOutput* is WDT\_NMIINT, and set WDT to generate reset if the counter overflows when *OverflowOutput* is WDT\_WDOUT.

#### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

### 21.2.3.4 WDT Init

Initialize and configure WDT.

#### Prototype:

Result

WDT\_Init (WDT\_InitTypeDef\* InitStruct)

#### **Parameters:**

*InitStruct*: The structure containing basic WDT configuration including detect time and WDT output when counter overflow. (Refer to "Data structure Description" for details)

#### **Description:**

This function will initialize and configure the WDT detection time and the output of WDT when the counter overflows. **WDT\_SetDetectTime()** and **WDT\_SetOverflowOutput()** will be called by it.

#### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

### 21.2.3.5 WDT Enable

Enable the WDT function.

#### Prototype:

Result

WDT\_Enable(void)

#### Parameters:

None

### **Description:**

This function will enable WDT.

#### Return:

SUCCESS means set successful.

**ERROR** means set failed and do nothing.

### 21.2.3.6 WDT\_Disable

Disable the WDT function.

### **Prototype:**

Result

WDT\_Disable(void)

#### Parameters:

None

### **Description:**

This function will disable WDT.

#### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

### 21.2.3.7 WDT\_WriteClearCode

Write the clear code.

### **Prototype:**

Result

WDT WriteClearCode (void)

#### Parameters:

None

### **Description:**

This function will clear the WDT counter.

#### Return:

SUCCESS means set successful.

ERROR means set failed and do nothing.

### 21.2.3.1 WDT\_GetWritingFlg

Get the flag for writing to registers.

### Prototype:

**FunctionalState** 

WDT\_GetWritingFlg (void)

#### Parameters:

None

#### **Description:**

This function will get the flag for writing to registers

#### \*Note:

When writing to WDMOD or WDCR, confirm writing flag enable.

#### Return:

The flag for writing to registers.

The value returned can be one of the following values:

**ENABLE:** Writing to WDT registers is accessible.

**DISABLE:** Writing to WDT registers is not accessible.

## 21.2.4 Data Structure Description

### 21.2.4.1 WDT InitTypeDef

Data Fields:

### uint32\_t

DetectTime Set WDT detection time, which can be set as:

- ➤ WDT DETECT TIME EXP 15: DetectTime is 2^15/fIHOSC
- WDT\_DETECT\_TIME\_EXP\_17: DetectTime is 2^17/fIHOSC
   WDT\_DETECT\_TIME\_EXP\_19: DetectTime is 2^19/fIHOSC
   WDT\_DETECT\_TIME\_EXP\_21: DetectTime is 2^21/fIHOSC
   WDT\_DETECT\_TIME\_EXP\_21: DetectTime is 2^21/fIHOSC
- ➤ WDT\_DETECT\_TIME\_EXP\_23: DetectTime is 2^23/fIHOSC
- ➤ WDT\_DETECT\_TIME\_EXP\_25: DetectTime is 2^25/fIHOSC

OverflowOutput Select the action when the WDT counter overflows, which can be set as:

- **WDT\_WDOUT:** Set WDT to generate reset when the counter overflows.
- > WDT\_NMIINT: Set WDT to generate NMI interrupt when the counter overflows.